Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.79 96.47 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 827150146 3821 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 827150146 3821 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 827150146 3821 0 0
T1 142078 2 0 0
T2 861517 10 0 0
T3 155085 2 0 0
T13 210225 1 0 0
T31 219840 4 0 0
T32 126368 2 0 0
T59 156231 2 0 0
T85 190437 2 0 0
T86 106411 1 0 0
T87 103821 1 0 0
T180 107590 4 0 0
T181 0 4 0 0
T182 0 2 0 0
T191 232663 0 0 0
T211 198652 0 0 0
T232 427767 0 0 0
T242 74767 0 0 0
T289 0 4 0 0
T290 0 6 0 0
T291 0 5 0 0
T292 281637 0 0 0
T293 126025 0 0 0
T294 145683 0 0 0
T295 261640 0 0 0
T296 207967 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 827150146 3821 0 0
T1 142078 2 0 0
T2 861517 10 0 0
T3 155085 2 0 0
T13 210225 1 0 0
T31 219840 4 0 0
T32 126368 2 0 0
T59 156231 2 0 0
T85 190437 2 0 0
T86 106411 1 0 0
T87 103821 1 0 0
T180 107590 4 0 0
T181 0 4 0 0
T182 0 2 0 0
T191 232663 0 0 0
T211 198652 0 0 0
T232 427767 0 0 0
T242 74767 0 0 0
T289 0 4 0 0
T290 0 6 0 0
T291 0 5 0 0
T292 281637 0 0 0
T293 126025 0 0 0
T294 145683 0 0 0
T295 261640 0 0 0
T296 207967 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 413575073 25 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 413575073 25 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 413575073 25 0 0
T180 107590 4 0 0
T181 0 4 0 0
T182 0 2 0 0
T191 232663 0 0 0
T211 198652 0 0 0
T232 427767 0 0 0
T242 74767 0 0 0
T289 0 4 0 0
T290 0 6 0 0
T291 0 5 0 0
T292 281637 0 0 0
T293 126025 0 0 0
T294 145683 0 0 0
T295 261640 0 0 0
T296 207967 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 413575073 25 0 0
T180 107590 4 0 0
T181 0 4 0 0
T182 0 2 0 0
T191 232663 0 0 0
T211 198652 0 0 0
T232 427767 0 0 0
T242 74767 0 0 0
T289 0 4 0 0
T290 0 6 0 0
T291 0 5 0 0
T292 281637 0 0 0
T293 126025 0 0 0
T294 145683 0 0 0
T295 261640 0 0 0
T296 207967 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 413575073 3796 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 413575073 3796 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 413575073 3796 0 0
T1 142078 2 0 0
T2 861517 10 0 0
T3 155085 2 0 0
T13 210225 1 0 0
T31 219840 4 0 0
T32 126368 2 0 0
T59 156231 2 0 0
T85 190437 2 0 0
T86 106411 1 0 0
T87 103821 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 413575073 3796 0 0
T1 142078 2 0 0
T2 861517 10 0 0
T3 155085 2 0 0
T13 210225 1 0 0
T31 219840 4 0 0
T32 126368 2 0 0
T59 156231 2 0 0
T85 190437 2 0 0
T86 106411 1 0 0
T87 103821 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%