Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T45,T375,T46 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T18,T44 |
1 | 1 | Covered | T16,T18,T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T18,T44 |
1 | 0 | Covered | T16,T18,T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T18,T44 |
1 | 1 | Covered | T16,T18,T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T18,T44 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T46,T53 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T18,T44 |
1 | 1 | Covered | T16,T18,T44 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T18,T44 |
1 | - | Covered | T16,T18,T44 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T18,T44 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T18,T44 |
1 | 1 | Covered | T16,T18,T44 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T18,T44 |
0 |
0 |
1 |
Covered |
T16,T18,T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T18,T44 |
0 |
0 |
1 |
Covered |
T16,T18,T44 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1999297 |
0 |
0 |
T6 |
43458 |
0 |
0 |
0 |
T16 |
157961 |
713 |
0 |
0 |
T18 |
0 |
649 |
0 |
0 |
T34 |
19250 |
0 |
0 |
0 |
T46 |
241752 |
1209 |
0 |
0 |
T47 |
0 |
1438 |
0 |
0 |
T48 |
0 |
1645 |
0 |
0 |
T49 |
0 |
1471 |
0 |
0 |
T50 |
25810 |
1156 |
0 |
0 |
T51 |
0 |
1883 |
0 |
0 |
T52 |
0 |
2313 |
0 |
0 |
T53 |
0 |
296 |
0 |
0 |
T54 |
0 |
403 |
0 |
0 |
T101 |
0 |
866 |
0 |
0 |
T102 |
41274 |
0 |
0 |
0 |
T103 |
46706 |
0 |
0 |
0 |
T104 |
42332 |
0 |
0 |
0 |
T105 |
60178 |
0 |
0 |
0 |
T106 |
41822 |
0 |
0 |
0 |
T107 |
91997 |
0 |
0 |
0 |
T108 |
24532 |
0 |
0 |
0 |
T109 |
72994 |
0 |
0 |
0 |
T141 |
0 |
2494 |
0 |
0 |
T142 |
0 |
1903 |
0 |
0 |
T143 |
0 |
13692 |
0 |
0 |
T187 |
83809 |
0 |
0 |
0 |
T346 |
0 |
2015 |
0 |
0 |
T348 |
0 |
945 |
0 |
0 |
T349 |
0 |
1849 |
0 |
0 |
T350 |
0 |
839 |
0 |
0 |
T355 |
44351 |
0 |
0 |
0 |
T375 |
43950 |
0 |
0 |
0 |
T376 |
0 |
842 |
0 |
0 |
T377 |
0 |
325 |
0 |
0 |
T378 |
38328 |
0 |
0 |
0 |
T379 |
82143 |
0 |
0 |
0 |
T380 |
50259 |
0 |
0 |
0 |
T381 |
36750 |
0 |
0 |
0 |
T382 |
22638 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38945625 |
34022975 |
0 |
0 |
T1 |
13125 |
9025 |
0 |
0 |
T2 |
63550 |
59350 |
0 |
0 |
T3 |
13125 |
9025 |
0 |
0 |
T13 |
109275 |
105225 |
0 |
0 |
T31 |
20175 |
16050 |
0 |
0 |
T32 |
19575 |
15375 |
0 |
0 |
T59 |
15425 |
11375 |
0 |
0 |
T85 |
19725 |
15625 |
0 |
0 |
T86 |
9775 |
5675 |
0 |
0 |
T87 |
14400 |
10350 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5048 |
0 |
0 |
T6 |
43458 |
0 |
0 |
0 |
T16 |
157961 |
2 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T34 |
19250 |
0 |
0 |
0 |
T46 |
241752 |
4 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T49 |
0 |
4 |
0 |
0 |
T50 |
25810 |
2 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T101 |
0 |
2 |
0 |
0 |
T102 |
41274 |
0 |
0 |
0 |
T103 |
46706 |
0 |
0 |
0 |
T104 |
42332 |
0 |
0 |
0 |
T105 |
60178 |
0 |
0 |
0 |
T106 |
41822 |
0 |
0 |
0 |
T107 |
91997 |
0 |
0 |
0 |
T108 |
24532 |
0 |
0 |
0 |
T109 |
72994 |
0 |
0 |
0 |
T141 |
0 |
6 |
0 |
0 |
T142 |
0 |
6 |
0 |
0 |
T143 |
0 |
33 |
0 |
0 |
T187 |
83809 |
0 |
0 |
0 |
T346 |
0 |
5 |
0 |
0 |
T348 |
0 |
3 |
0 |
0 |
T349 |
0 |
6 |
0 |
0 |
T350 |
0 |
3 |
0 |
0 |
T355 |
44351 |
0 |
0 |
0 |
T375 |
43950 |
0 |
0 |
0 |
T376 |
0 |
2 |
0 |
0 |
T377 |
0 |
1 |
0 |
0 |
T378 |
38328 |
0 |
0 |
0 |
T379 |
82143 |
0 |
0 |
0 |
T380 |
50259 |
0 |
0 |
0 |
T381 |
36750 |
0 |
0 |
0 |
T382 |
22638 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
978150 |
958750 |
0 |
0 |
T2 |
5229100 |
5215975 |
0 |
0 |
T3 |
1059800 |
1033925 |
0 |
0 |
T13 |
12645500 |
12623550 |
0 |
0 |
T31 |
1349650 |
1337500 |
0 |
0 |
T32 |
788975 |
776900 |
0 |
0 |
T59 |
1057875 |
1046725 |
0 |
0 |
T85 |
1720000 |
1706850 |
0 |
0 |
T86 |
667200 |
647650 |
0 |
0 |
T87 |
688100 |
681375 |
0 |
0 |