Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T46,T47 |
| 0 | 1 | Covered | T5,T46,T47 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T46,T47 |
| 1 | 1 | Covered | T5,T46,T47 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
788 |
665 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T58 |
1 |
0 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T69 |
19 |
18 |
0 |
0 |
| T76 |
2 |
1 |
0 |
0 |
| T206 |
3 |
2 |
0 |
0 |
| T207 |
6 |
5 |
0 |
0 |
| T208 |
0 |
2 |
0 |
0 |
| T209 |
0 |
5 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1696 |
741 |
0 |
0 |
| T4 |
0 |
1 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T33 |
2 |
1 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T74 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T82 |
1 |
0 |
0 |
0 |
| T98 |
1 |
0 |
0 |
0 |
| T140 |
0 |
1 |
0 |
0 |
| T145 |
0 |
4 |
0 |
0 |
| T158 |
0 |
1 |
0 |
0 |
| T195 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T5,T46,T47 |
| 0 | 1 | Covered | T5,T46,T47 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T5,T46,T47 |
| 1 | 1 | Covered | T5,T46,T47 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
788 |
665 |
0 |
0 |
| T5 |
4 |
3 |
0 |
0 |
| T6 |
4 |
3 |
0 |
0 |
| T46 |
2 |
1 |
0 |
0 |
| T47 |
1 |
0 |
0 |
0 |
| T58 |
1 |
0 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T69 |
19 |
18 |
0 |
0 |
| T76 |
2 |
1 |
0 |
0 |
| T206 |
3 |
2 |
0 |
0 |
| T207 |
6 |
5 |
0 |
0 |
| T208 |
0 |
2 |
0 |
0 |
| T209 |
0 |
5 |
0 |
0 |
| T210 |
1 |
0 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1696 |
741 |
0 |
0 |
| T4 |
0 |
1 |
0 |
0 |
| T5 |
0 |
2 |
0 |
0 |
| T13 |
1 |
0 |
0 |
0 |
| T15 |
1 |
0 |
0 |
0 |
| T33 |
2 |
1 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T35 |
2 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T74 |
1 |
0 |
0 |
0 |
| T75 |
1 |
0 |
0 |
0 |
| T81 |
1 |
0 |
0 |
0 |
| T82 |
1 |
0 |
0 |
0 |
| T98 |
1 |
0 |
0 |
0 |
| T140 |
0 |
1 |
0 |
0 |
| T145 |
0 |
4 |
0 |
0 |
| T158 |
0 |
1 |
0 |
0 |
| T195 |
0 |
1 |
0 |
0 |