dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio17

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio18

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio19

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio20

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio21

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio22

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio23

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio24

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio25

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio26

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio27

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio28

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio29

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio30

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio31

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio32

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio33

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio34

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio35

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio36

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio37

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio38

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio39

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio40

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio41

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio42

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio43

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio44

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio45

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio46

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio47

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00


Module Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio48

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
50.95 42.86 50.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
46.83 33.33 50.00 57.14


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
0.52 0.26 0.35 1.47 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
wr_en_data_arb 33.33 0.00 50.00 50.00

Go back
Module Instances:
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio17
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio18
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio19
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio20
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio21
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio22
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio23
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio24
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio25
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio26
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio27
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio28
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio29
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio30
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio31
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio32
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio33
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio34
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio35
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio36
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio37
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio38
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio39
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio40
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio41
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio42
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio43
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio44
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio45
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio46
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio47
tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio48
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio17
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio17
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio17
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio18
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio18
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio18
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio19
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio19
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio19
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio20
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio20
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio20
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio21
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio21
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio21
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio22
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio22
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio22
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio23
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio23
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio23
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio24
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio24
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio24
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio25
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio25
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio25
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio26
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio26
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio26
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio27
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio27
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio27
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio28
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio28
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio28
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio29
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio29
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio29
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio30
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio30
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio30
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio31
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio31
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio31
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio32
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio32
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio32
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio33
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio33
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio33
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio34
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio34
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio34
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio35
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio35
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio35
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio36
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio36
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio36
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio37
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio37
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio37
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio38
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio38
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio38
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio39
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio39
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio39
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio40
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio40
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio40
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio41
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio41
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio41
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio42
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio42
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio42
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio43
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio43
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio43
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio44
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio44
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio44
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio45
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio45
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio45
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio46
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio46
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio46
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio47
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio47
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio47
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio48
Line No.TotalCoveredPercent
TOTAL7342.86
ALWAYS564375.00
CONT_ASSIGN64100.00
CONT_ASSIGN65100.00
CONT_ASSIGN72100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
56 1 1
57 1 1
58 1 1
59 0 1
MISSING_ELSE
64 0 1
65 0 1
72 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio48
TotalCoveredPercent
Conditions2150.00
Logical2150.00
Non-Logical00
Event00

 LINE       64
 EXPRESSION (wr_en ? wr_data : qs)
             --1--
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prio48
Line No.TotalCoveredPercent
Branches 5 3 60.00
TERNARY 64 2 1 50.00
IF 56 3 2 66.67

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 64 (wr_en) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 56 if ((!rst_ni)) -2-: 58 if (wr_en)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Not Covered
0 0 Covered T1,T2,T3

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%