Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
556521856 |
9870 |
0 |
0 |
| T9 |
8758857 |
277 |
0 |
0 |
| T11 |
2126979 |
98 |
0 |
0 |
| T16 |
1941632 |
98 |
0 |
0 |
| T20 |
7503140 |
275 |
0 |
0 |
| T21 |
6695611 |
252 |
0 |
0 |
| T22 |
11666461 |
98 |
0 |
0 |
| T31 |
374995 |
20 |
0 |
0 |
| T36 |
2093370 |
98 |
0 |
0 |
| T41 |
14415602 |
581 |
0 |
0 |
| T48 |
1065814 |
49 |
0 |
0 |
| T49 |
1921308 |
98 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
579248752 |
9871 |
0 |
0 |
| T9 |
9117176 |
277 |
0 |
0 |
| T11 |
2213490 |
98 |
0 |
0 |
| T16 |
2020606 |
98 |
0 |
0 |
| T20 |
7837900 |
275 |
0 |
0 |
| T21 |
7008446 |
252 |
0 |
0 |
| T22 |
12143913 |
98 |
0 |
0 |
| T31 |
374995 |
20 |
0 |
0 |
| T36 |
2178548 |
98 |
0 |
0 |
| T41 |
15005321 |
581 |
0 |
0 |
| T48 |
1109051 |
49 |
0 |
0 |
| T49 |
1999574 |
98 |
0 |
0 |