Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
207 |
0 |
0 |
| T9 |
3249 |
10 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
9 |
0 |
0 |
| T21 |
2932 |
9 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
17 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
207 |
0 |
0 |
| T9 |
361568 |
10 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
9 |
0 |
0 |
| T21 |
315767 |
9 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
17 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
207 |
0 |
0 |
| T9 |
361568 |
10 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
9 |
0 |
0 |
| T21 |
315767 |
9 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
17 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
207 |
0 |
0 |
| T9 |
3249 |
10 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
9 |
0 |
0 |
| T21 |
2932 |
9 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
17 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
225 |
0 |
0 |
| T9 |
3249 |
5 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
10 |
0 |
0 |
| T21 |
2932 |
8 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
14 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
225 |
0 |
0 |
| T9 |
361568 |
5 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
10 |
0 |
0 |
| T21 |
315767 |
8 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
14 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
225 |
0 |
0 |
| T9 |
361568 |
5 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
10 |
0 |
0 |
| T21 |
315767 |
8 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
14 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
225 |
0 |
0 |
| T9 |
3249 |
5 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
10 |
0 |
0 |
| T21 |
2932 |
8 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
14 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
237 |
0 |
0 |
| T9 |
3249 |
10 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
7 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
14 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
237 |
0 |
0 |
| T9 |
361568 |
10 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
7 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
14 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
237 |
0 |
0 |
| T9 |
361568 |
10 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
7 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
14 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
237 |
0 |
0 |
| T9 |
3249 |
10 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
7 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
14 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
187 |
0 |
0 |
| T9 |
3249 |
6 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T21 |
2932 |
7 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
6 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
188 |
0 |
0 |
| T9 |
361568 |
6 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T21 |
315767 |
7 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
6 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
187 |
0 |
0 |
| T9 |
361568 |
6 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T21 |
315767 |
7 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
6 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
187 |
0 |
0 |
| T9 |
3249 |
6 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T21 |
2932 |
7 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
6 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
201 |
0 |
0 |
| T9 |
3249 |
11 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
9 |
0 |
0 |
| T21 |
2932 |
7 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
12 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
201 |
0 |
0 |
| T9 |
361568 |
11 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
9 |
0 |
0 |
| T21 |
315767 |
7 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
12 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
201 |
0 |
0 |
| T9 |
361568 |
11 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
9 |
0 |
0 |
| T21 |
315767 |
7 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
12 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
201 |
0 |
0 |
| T9 |
3249 |
11 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
9 |
0 |
0 |
| T21 |
2932 |
7 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
12 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
198 |
0 |
0 |
| T9 |
3249 |
6 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
6 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
2 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
198 |
0 |
0 |
| T9 |
361568 |
6 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
6 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
2 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
198 |
0 |
0 |
| T9 |
361568 |
6 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
6 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
2 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
198 |
0 |
0 |
| T9 |
3249 |
6 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
6 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
2 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
215 |
0 |
0 |
| T9 |
3249 |
8 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
7 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
15 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
215 |
0 |
0 |
| T9 |
361568 |
8 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
7 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
15 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
215 |
0 |
0 |
| T9 |
361568 |
8 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
7 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
15 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
215 |
0 |
0 |
| T9 |
3249 |
8 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
7 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
15 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
175 |
0 |
0 |
| T9 |
3249 |
10 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
5 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
6 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
175 |
0 |
0 |
| T9 |
361568 |
10 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
5 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
6 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
175 |
0 |
0 |
| T9 |
361568 |
10 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
5 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
6 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
175 |
0 |
0 |
| T9 |
3249 |
10 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
5 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
6 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
220 |
0 |
0 |
| T9 |
3249 |
9 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
4 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
16 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
220 |
0 |
0 |
| T9 |
361568 |
9 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
4 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
16 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
220 |
0 |
0 |
| T9 |
361568 |
9 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
4 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
16 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
220 |
0 |
0 |
| T9 |
3249 |
9 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
4 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
16 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
187 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
3 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
11 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
187 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
3 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
11 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
187 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
3 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
11 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
187 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
3 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
11 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
179 |
0 |
0 |
| T9 |
3249 |
6 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
9 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
1 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
179 |
0 |
0 |
| T9 |
361568 |
6 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
9 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
1 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
179 |
0 |
0 |
| T9 |
361568 |
6 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
9 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
1 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
179 |
0 |
0 |
| T9 |
3249 |
6 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
9 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
1 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
202 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
10 |
0 |
0 |
| T21 |
2932 |
4 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
15 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
202 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
10 |
0 |
0 |
| T21 |
315767 |
4 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
15 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
202 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
10 |
0 |
0 |
| T21 |
315767 |
4 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
15 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
202 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
10 |
0 |
0 |
| T21 |
2932 |
4 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
15 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
220 |
0 |
0 |
| T9 |
3249 |
7 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
1 |
0 |
0 |
| T21 |
2932 |
10 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
20 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
220 |
0 |
0 |
| T9 |
361568 |
7 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
1 |
0 |
0 |
| T21 |
315767 |
10 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
20 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
220 |
0 |
0 |
| T9 |
361568 |
7 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
1 |
0 |
0 |
| T21 |
315767 |
10 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
20 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
220 |
0 |
0 |
| T9 |
3249 |
7 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
1 |
0 |
0 |
| T21 |
2932 |
10 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
20 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
166 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
2 |
0 |
0 |
| T21 |
2932 |
10 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
15 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
166 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
2 |
0 |
0 |
| T21 |
315767 |
10 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
15 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
166 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
2 |
0 |
0 |
| T21 |
315767 |
10 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
15 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
166 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
2 |
0 |
0 |
| T21 |
2932 |
10 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
15 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
230 |
0 |
0 |
| T9 |
3249 |
8 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
10 |
0 |
0 |
| T21 |
2932 |
5 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
14 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
230 |
0 |
0 |
| T9 |
361568 |
8 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
10 |
0 |
0 |
| T21 |
315767 |
5 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
14 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
230 |
0 |
0 |
| T9 |
361568 |
8 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
10 |
0 |
0 |
| T21 |
315767 |
5 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
14 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
230 |
0 |
0 |
| T9 |
3249 |
8 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
10 |
0 |
0 |
| T21 |
2932 |
5 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
14 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
183 |
0 |
0 |
| T9 |
3249 |
4 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
2 |
0 |
0 |
| T21 |
2932 |
9 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
9 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
183 |
0 |
0 |
| T9 |
361568 |
4 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
2 |
0 |
0 |
| T21 |
315767 |
9 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
9 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
183 |
0 |
0 |
| T9 |
361568 |
4 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
2 |
0 |
0 |
| T21 |
315767 |
9 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
9 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
183 |
0 |
0 |
| T9 |
3249 |
4 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
2 |
0 |
0 |
| T21 |
2932 |
9 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
9 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
199 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T21 |
2932 |
5 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
9 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
199 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T21 |
315767 |
5 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
9 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T11 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T11 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
199 |
0 |
0 |
| T9 |
361568 |
1 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T21 |
315767 |
5 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T31 |
74139 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
9 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
199 |
0 |
0 |
| T9 |
3249 |
1 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T21 |
2932 |
5 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T31 |
860 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
9 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
189 |
0 |
0 |
| T9 |
3249 |
2 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
6 |
0 |
0 |
| T21 |
2932 |
2 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
19 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
189 |
0 |
0 |
| T9 |
361568 |
2 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
6 |
0 |
0 |
| T21 |
315767 |
2 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
19 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
189 |
0 |
0 |
| T9 |
361568 |
2 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
6 |
0 |
0 |
| T21 |
315767 |
2 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
19 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
189 |
0 |
0 |
| T9 |
3249 |
2 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
6 |
0 |
0 |
| T21 |
2932 |
2 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
19 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
175 |
0 |
0 |
| T9 |
3249 |
7 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
2 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
7 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
175 |
0 |
0 |
| T9 |
361568 |
7 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
2 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
7 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T8 |
| 1 | 1 | Covered | T22,T16,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T22,T16,T8 |
| 1 | 0 | Covered | T22,T16,T9 |
| 1 | 1 | Covered | T22,T16,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22952944 |
175 |
0 |
0 |
| T9 |
361568 |
7 |
0 |
0 |
| T11 |
87546 |
2 |
0 |
0 |
| T16 |
79918 |
2 |
0 |
0 |
| T20 |
337836 |
2 |
0 |
0 |
| T21 |
315767 |
3 |
0 |
0 |
| T22 |
481689 |
2 |
0 |
0 |
| T36 |
86180 |
2 |
0 |
0 |
| T41 |
595073 |
7 |
0 |
0 |
| T48 |
43811 |
1 |
0 |
0 |
| T49 |
79142 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
226048 |
175 |
0 |
0 |
| T9 |
3249 |
7 |
0 |
0 |
| T11 |
1035 |
2 |
0 |
0 |
| T16 |
944 |
2 |
0 |
0 |
| T20 |
3076 |
2 |
0 |
0 |
| T21 |
2932 |
3 |
0 |
0 |
| T22 |
4237 |
2 |
0 |
0 |
| T36 |
1002 |
2 |
0 |
0 |
| T41 |
5354 |
7 |
0 |
0 |
| T48 |
574 |
1 |
0 |
0 |
| T49 |
876 |
2 |
0 |
0 |