Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
82852 |
0 |
0 |
T9 |
361568 |
4190 |
0 |
0 |
T11 |
87546 |
928 |
0 |
0 |
T16 |
79918 |
731 |
0 |
0 |
T20 |
337836 |
3669 |
0 |
0 |
T21 |
315767 |
3665 |
0 |
0 |
T22 |
481689 |
756 |
0 |
0 |
T36 |
86180 |
685 |
0 |
0 |
T41 |
595073 |
6880 |
0 |
0 |
T48 |
43811 |
279 |
0 |
0 |
T49 |
79142 |
710 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
207 |
0 |
0 |
T9 |
361568 |
10 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
9 |
0 |
0 |
T21 |
315767 |
9 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
17 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
90119 |
0 |
0 |
T9 |
361568 |
2101 |
0 |
0 |
T11 |
87546 |
784 |
0 |
0 |
T16 |
79918 |
685 |
0 |
0 |
T20 |
337836 |
4070 |
0 |
0 |
T21 |
315767 |
3212 |
0 |
0 |
T22 |
481689 |
875 |
0 |
0 |
T36 |
86180 |
703 |
0 |
0 |
T41 |
595073 |
5227 |
0 |
0 |
T48 |
43811 |
270 |
0 |
0 |
T49 |
79142 |
648 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
225 |
0 |
0 |
T9 |
361568 |
5 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
10 |
0 |
0 |
T21 |
315767 |
8 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
14 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
95468 |
0 |
0 |
T9 |
361568 |
4143 |
0 |
0 |
T11 |
87546 |
879 |
0 |
0 |
T16 |
79918 |
744 |
0 |
0 |
T20 |
337836 |
2761 |
0 |
0 |
T21 |
315767 |
1114 |
0 |
0 |
T22 |
481689 |
864 |
0 |
0 |
T36 |
86180 |
725 |
0 |
0 |
T41 |
595073 |
5417 |
0 |
0 |
T48 |
43811 |
257 |
0 |
0 |
T49 |
79142 |
661 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
237 |
0 |
0 |
T9 |
361568 |
10 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
7 |
0 |
0 |
T21 |
315767 |
3 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
14 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
75406 |
0 |
0 |
T9 |
361568 |
2505 |
0 |
0 |
T11 |
87546 |
907 |
0 |
0 |
T16 |
79918 |
716 |
0 |
0 |
T21 |
315767 |
2749 |
0 |
0 |
T22 |
481689 |
819 |
0 |
0 |
T31 |
74139 |
568 |
0 |
0 |
T36 |
86180 |
664 |
0 |
0 |
T41 |
595073 |
2300 |
0 |
0 |
T48 |
43811 |
270 |
0 |
0 |
T49 |
79142 |
667 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
187 |
0 |
0 |
T9 |
361568 |
6 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T21 |
315767 |
7 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T31 |
74139 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
6 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
80710 |
0 |
0 |
T9 |
361568 |
4499 |
0 |
0 |
T11 |
87546 |
800 |
0 |
0 |
T16 |
79918 |
704 |
0 |
0 |
T20 |
337836 |
3619 |
0 |
0 |
T21 |
315767 |
2787 |
0 |
0 |
T22 |
481689 |
934 |
0 |
0 |
T36 |
86180 |
719 |
0 |
0 |
T41 |
595073 |
4644 |
0 |
0 |
T48 |
43811 |
333 |
0 |
0 |
T49 |
79142 |
764 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
201 |
0 |
0 |
T9 |
361568 |
11 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
9 |
0 |
0 |
T21 |
315767 |
7 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
12 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
79301 |
0 |
0 |
T9 |
361568 |
2573 |
0 |
0 |
T11 |
87546 |
838 |
0 |
0 |
T16 |
79918 |
700 |
0 |
0 |
T20 |
337836 |
2369 |
0 |
0 |
T22 |
481689 |
810 |
0 |
0 |
T31 |
74139 |
671 |
0 |
0 |
T36 |
86180 |
701 |
0 |
0 |
T41 |
595073 |
642 |
0 |
0 |
T48 |
43811 |
271 |
0 |
0 |
T49 |
79142 |
753 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
198 |
0 |
0 |
T9 |
361568 |
6 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
6 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T31 |
74139 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
2 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
85895 |
0 |
0 |
T9 |
361568 |
3230 |
0 |
0 |
T11 |
87546 |
846 |
0 |
0 |
T16 |
79918 |
665 |
0 |
0 |
T20 |
337836 |
2757 |
0 |
0 |
T21 |
315767 |
1097 |
0 |
0 |
T22 |
481689 |
822 |
0 |
0 |
T36 |
86180 |
772 |
0 |
0 |
T41 |
595073 |
5945 |
0 |
0 |
T48 |
43811 |
317 |
0 |
0 |
T49 |
79142 |
780 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
215 |
0 |
0 |
T9 |
361568 |
8 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
7 |
0 |
0 |
T21 |
315767 |
3 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
15 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 0 | 0.00 |
CONT_ASSIGN | 145 | 1 | 0 | 0.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
0 |
1 |
145 |
0 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T55 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T22,T16,T8 |
1 | - | Not Covered | |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
69654 |
0 |
0 |
T9 |
361568 |
4178 |
0 |
0 |
T11 |
87546 |
796 |
0 |
0 |
T16 |
79918 |
756 |
0 |
0 |
T20 |
337836 |
2007 |
0 |
0 |
T22 |
481689 |
884 |
0 |
0 |
T31 |
74139 |
644 |
0 |
0 |
T36 |
86180 |
769 |
0 |
0 |
T41 |
595073 |
2280 |
0 |
0 |
T48 |
43811 |
356 |
0 |
0 |
T49 |
79142 |
779 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
175 |
0 |
0 |
T9 |
361568 |
10 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
5 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T31 |
74139 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
6 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
88048 |
0 |
0 |
T9 |
361568 |
3702 |
0 |
0 |
T11 |
87546 |
843 |
0 |
0 |
T16 |
79918 |
810 |
0 |
0 |
T20 |
337836 |
1604 |
0 |
0 |
T21 |
315767 |
1101 |
0 |
0 |
T22 |
481689 |
770 |
0 |
0 |
T36 |
86180 |
806 |
0 |
0 |
T41 |
595073 |
6230 |
0 |
0 |
T48 |
43811 |
339 |
0 |
0 |
T49 |
79142 |
684 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
220 |
0 |
0 |
T9 |
361568 |
9 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
4 |
0 |
0 |
T21 |
315767 |
3 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
16 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
75754 |
0 |
0 |
T9 |
361568 |
277 |
0 |
0 |
T11 |
87546 |
920 |
0 |
0 |
T16 |
79918 |
809 |
0 |
0 |
T20 |
337836 |
1287 |
0 |
0 |
T21 |
315767 |
1102 |
0 |
0 |
T22 |
481689 |
918 |
0 |
0 |
T36 |
86180 |
802 |
0 |
0 |
T41 |
595073 |
4259 |
0 |
0 |
T48 |
43811 |
329 |
0 |
0 |
T49 |
79142 |
727 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
187 |
0 |
0 |
T9 |
361568 |
1 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
3 |
0 |
0 |
T21 |
315767 |
3 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
11 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
70916 |
0 |
0 |
T9 |
361568 |
2531 |
0 |
0 |
T11 |
87546 |
790 |
0 |
0 |
T16 |
79918 |
648 |
0 |
0 |
T20 |
337836 |
3593 |
0 |
0 |
T22 |
481689 |
775 |
0 |
0 |
T31 |
74139 |
591 |
0 |
0 |
T36 |
86180 |
698 |
0 |
0 |
T41 |
595073 |
356 |
0 |
0 |
T48 |
43811 |
248 |
0 |
0 |
T49 |
79142 |
710 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
179 |
0 |
0 |
T9 |
361568 |
6 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
9 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T31 |
74139 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
1 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T52,T16 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
81144 |
0 |
0 |
T9 |
361568 |
283 |
0 |
0 |
T11 |
87546 |
824 |
0 |
0 |
T16 |
79918 |
689 |
0 |
0 |
T20 |
337836 |
4045 |
0 |
0 |
T21 |
315767 |
1588 |
0 |
0 |
T22 |
481689 |
858 |
0 |
0 |
T36 |
86180 |
750 |
0 |
0 |
T41 |
595073 |
5881 |
0 |
0 |
T48 |
43811 |
338 |
0 |
0 |
T49 |
79142 |
768 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
202 |
0 |
0 |
T9 |
361568 |
1 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
10 |
0 |
0 |
T21 |
315767 |
4 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
15 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
89181 |
0 |
0 |
T9 |
361568 |
2902 |
0 |
0 |
T11 |
87546 |
951 |
0 |
0 |
T16 |
79918 |
689 |
0 |
0 |
T20 |
337836 |
423 |
0 |
0 |
T21 |
315767 |
4091 |
0 |
0 |
T22 |
481689 |
832 |
0 |
0 |
T36 |
86180 |
764 |
0 |
0 |
T41 |
595073 |
8030 |
0 |
0 |
T48 |
43811 |
305 |
0 |
0 |
T49 |
79142 |
682 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
220 |
0 |
0 |
T9 |
361568 |
7 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
1 |
0 |
0 |
T21 |
315767 |
10 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
20 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T55 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
65694 |
0 |
0 |
T9 |
361568 |
358 |
0 |
0 |
T11 |
87546 |
815 |
0 |
0 |
T16 |
79918 |
750 |
0 |
0 |
T20 |
337836 |
767 |
0 |
0 |
T21 |
315767 |
4084 |
0 |
0 |
T22 |
481689 |
770 |
0 |
0 |
T36 |
86180 |
656 |
0 |
0 |
T41 |
595073 |
5802 |
0 |
0 |
T48 |
43811 |
259 |
0 |
0 |
T49 |
79142 |
736 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
166 |
0 |
0 |
T9 |
361568 |
1 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
2 |
0 |
0 |
T21 |
315767 |
10 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
15 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
92662 |
0 |
0 |
T9 |
361568 |
3189 |
0 |
0 |
T11 |
87546 |
787 |
0 |
0 |
T16 |
79918 |
757 |
0 |
0 |
T20 |
337836 |
4031 |
0 |
0 |
T21 |
315767 |
2124 |
0 |
0 |
T22 |
481689 |
872 |
0 |
0 |
T36 |
86180 |
671 |
0 |
0 |
T41 |
595073 |
5359 |
0 |
0 |
T48 |
43811 |
305 |
0 |
0 |
T49 |
79142 |
667 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
230 |
0 |
0 |
T9 |
361568 |
8 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
10 |
0 |
0 |
T21 |
315767 |
5 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
14 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
71837 |
0 |
0 |
T9 |
361568 |
1570 |
0 |
0 |
T11 |
87546 |
777 |
0 |
0 |
T16 |
79918 |
657 |
0 |
0 |
T20 |
337836 |
748 |
0 |
0 |
T21 |
315767 |
3688 |
0 |
0 |
T22 |
481689 |
896 |
0 |
0 |
T36 |
86180 |
713 |
0 |
0 |
T41 |
595073 |
3445 |
0 |
0 |
T48 |
43811 |
316 |
0 |
0 |
T49 |
79142 |
782 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
183 |
0 |
0 |
T9 |
361568 |
4 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
2 |
0 |
0 |
T21 |
315767 |
9 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
9 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
80256 |
0 |
0 |
T9 |
361568 |
286 |
0 |
0 |
T11 |
87546 |
875 |
0 |
0 |
T16 |
79918 |
679 |
0 |
0 |
T21 |
315767 |
2070 |
0 |
0 |
T22 |
481689 |
847 |
0 |
0 |
T31 |
74139 |
658 |
0 |
0 |
T36 |
86180 |
699 |
0 |
0 |
T41 |
595073 |
3488 |
0 |
0 |
T48 |
43811 |
282 |
0 |
0 |
T49 |
79142 |
754 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
199 |
0 |
0 |
T9 |
361568 |
1 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T21 |
315767 |
5 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T31 |
74139 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
9 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T16,T8 |
1 | 1 | Covered | T22,T16,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T22,T16,T8 |
0 |
0 |
1 |
Covered |
T22,T16,T8 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
75160 |
0 |
0 |
T9 |
361568 |
800 |
0 |
0 |
T11 |
87546 |
919 |
0 |
0 |
T16 |
79918 |
659 |
0 |
0 |
T20 |
337836 |
2361 |
0 |
0 |
T21 |
315767 |
750 |
0 |
0 |
T22 |
481689 |
829 |
0 |
0 |
T36 |
86180 |
751 |
0 |
0 |
T41 |
595073 |
7563 |
0 |
0 |
T48 |
43811 |
290 |
0 |
0 |
T49 |
79142 |
736 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
226048 |
200123 |
0 |
0 |
T1 |
2539 |
2314 |
0 |
0 |
T2 |
2561 |
2334 |
0 |
0 |
T3 |
1691 |
1465 |
0 |
0 |
T4 |
3220 |
2997 |
0 |
0 |
T8 |
477 |
254 |
0 |
0 |
T14 |
2566 |
2343 |
0 |
0 |
T16 |
944 |
720 |
0 |
0 |
T22 |
4237 |
4013 |
0 |
0 |
T37 |
690 |
468 |
0 |
0 |
T53 |
479 |
253 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
189 |
0 |
0 |
T9 |
361568 |
2 |
0 |
0 |
T11 |
87546 |
2 |
0 |
0 |
T16 |
79918 |
2 |
0 |
0 |
T20 |
337836 |
6 |
0 |
0 |
T21 |
315767 |
2 |
0 |
0 |
T22 |
481689 |
2 |
0 |
0 |
T36 |
86180 |
2 |
0 |
0 |
T41 |
595073 |
19 |
0 |
0 |
T48 |
43811 |
1 |
0 |
0 |
T49 |
79142 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22952944 |
22839669 |
0 |
0 |
T1 |
273576 |
272646 |
0 |
0 |
T2 |
269246 |
268500 |
0 |
0 |
T3 |
165410 |
164719 |
0 |
0 |
T4 |
354663 |
353838 |
0 |
0 |
T8 |
30476 |
29385 |
0 |
0 |
T14 |
271189 |
270480 |
0 |
0 |
T16 |
79918 |
79029 |
0 |
0 |
T22 |
481689 |
480410 |
0 |
0 |
T37 |
55627 |
54475 |
0 |
0 |
T53 |
24723 |
23879 |
0 |
0 |