Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T13,T49,T25 |
| 1 | 0 | Covered | T13,T49,T25 |
| 1 | 1 | Covered | T13,T25,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T13,T49,T25 |
| 1 | 0 | Covered | T13,T25,T18 |
| 1 | 1 | Covered | T13,T49,T25 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
235 |
0 |
0 |
| T5 |
82241 |
0 |
0 |
0 |
| T6 |
521585 |
0 |
0 |
0 |
| T13 |
72530 |
10 |
0 |
0 |
| T16 |
34980 |
0 |
0 |
0 |
| T18 |
0 |
16 |
0 |
0 |
| T20 |
499371 |
0 |
0 |
0 |
| T25 |
0 |
10 |
0 |
0 |
| T48 |
273834 |
0 |
0 |
0 |
| T49 |
5344108 |
49 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
0 |
49 |
0 |
0 |
| T53 |
0 |
6 |
0 |
0 |
| T54 |
0 |
6 |
0 |
0 |
| T55 |
0 |
6 |
0 |
0 |
| T56 |
0 |
16 |
0 |
0 |
| T57 |
0 |
8 |
0 |
0 |
| T58 |
0 |
16 |
0 |
0 |
| T62 |
3461678 |
0 |
0 |
0 |
| T66 |
460326 |
0 |
0 |
0 |
| T75 |
108286 |
0 |
0 |
0 |
| T92 |
1458138 |
0 |
0 |
0 |
| T111 |
118367 |
0 |
0 |
0 |
| T117 |
138422 |
0 |
0 |
0 |
| T153 |
0 |
6 |
0 |
0 |
| T170 |
0 |
8 |
0 |
0 |
| T171 |
0 |
8 |
0 |
0 |
| T186 |
908908 |
0 |
0 |
0 |
| T205 |
983554 |
0 |
0 |
0 |
| T253 |
559922 |
0 |
0 |
0 |
| T269 |
1390994 |
0 |
0 |
0 |
| T292 |
999218 |
0 |
0 |
0 |
| T293 |
5855058 |
0 |
0 |
0 |
| T315 |
0 |
1 |
0 |
0 |
| T400 |
0 |
6 |
0 |
0 |
| T401 |
507386 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
243 |
0 |
0 |
| T5 |
121224 |
0 |
0 |
0 |
| T6 |
772570 |
0 |
0 |
0 |
| T13 |
107380 |
11 |
0 |
0 |
| T16 |
51505 |
0 |
0 |
0 |
| T18 |
0 |
16 |
0 |
0 |
| T20 |
737819 |
0 |
0 |
0 |
| T25 |
0 |
11 |
0 |
0 |
| T48 |
407496 |
0 |
0 |
0 |
| T49 |
5344108 |
49 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T52 |
0 |
49 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
7 |
0 |
0 |
| T55 |
0 |
6 |
0 |
0 |
| T56 |
0 |
16 |
0 |
0 |
| T57 |
0 |
8 |
0 |
0 |
| T58 |
0 |
16 |
0 |
0 |
| T62 |
3461678 |
0 |
0 |
0 |
| T66 |
681934 |
0 |
0 |
0 |
| T75 |
161104 |
0 |
0 |
0 |
| T92 |
1458138 |
0 |
0 |
0 |
| T111 |
175383 |
0 |
0 |
0 |
| T117 |
205648 |
0 |
0 |
0 |
| T153 |
0 |
7 |
0 |
0 |
| T170 |
0 |
8 |
0 |
0 |
| T171 |
0 |
8 |
0 |
0 |
| T186 |
908908 |
0 |
0 |
0 |
| T205 |
983554 |
0 |
0 |
0 |
| T253 |
559922 |
0 |
0 |
0 |
| T269 |
1390994 |
0 |
0 |
0 |
| T292 |
999218 |
0 |
0 |
0 |
| T293 |
5855058 |
0 |
0 |
0 |
| T315 |
0 |
2 |
0 |
0 |
| T400 |
0 |
6 |
0 |
0 |
| T401 |
507386 |
0 |
0 |
0 |