Toggle Coverage for Module :
gpio
| Total | Covered | Percent |
Totals |
33 |
33 |
100.00 |
Total Bits |
540 |
540 |
100.00 |
Total Bits 0->1 |
270 |
270 |
100.00 |
Total Bits 1->0 |
270 |
270 |
100.00 |
| | | |
Ports |
33 |
33 |
100.00 |
Port Bits |
540 |
540 |
100.00 |
Port Bits 0->1 |
270 |
270 |
100.00 |
Port Bits 1->0 |
270 |
270 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T2,T3,T34 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
*T80,*T81,*T82 |
Yes |
T80,T81,T82 |
INPUT |
tl_i.a_address[17:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T53,*T83,*T84 |
Yes |
T53,T83,T84 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T53,T85,T86 |
Yes |
T53,T85,T86 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T297,T296,T26 |
Yes |
T297,T296,T26 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T297,T296,T26 |
Yes |
T64,T13,T297 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T297,T296,T26 |
Yes |
T64,T13,T297 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T202,*T80,*T81 |
Yes |
T202,T80,T81 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T80,T81,T82 |
Yes |
T80,T81,T82 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T2,*T3,*T34 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
intr_gpio_o[31:0] |
Yes |
Yes |
T297,T296,T28 |
Yes |
T297,T296,T28 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T64,T65,T88 |
Yes |
T64,T65,T88 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T88,T89,T90 |
Yes |
T89,T90,T157 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T89,T90,T157 |
Yes |
T88,T89,T90 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T64,T65,T88 |
Yes |
T64,T65,T88 |
OUTPUT |
cio_gpio_i[31:0] |
Yes |
Yes |
T13,T26,T27 |
Yes |
T13,T26,T27 |
INPUT |
cio_gpio_o[31:0] |
Yes |
Yes |
T26,T27,T28 |
Yes |
T26,T27,T28 |
OUTPUT |
cio_gpio_en_o[31:0] |
Yes |
Yes |
T28,T29,T30 |
Yes |
T13,T26,T27 |
OUTPUT |
*Tests covering at least one bit in the range