Line Coverage for Module :
prim_lc_or_hardened
| Line No. | Total | Covered | Percent |
TOTAL | | 5 | 5 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 56 | 1 | 1 | 100.00 |
CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_or_hardened_0.1/rtl/prim_lc_or_hardened.sv' or '../src/lowrisc_prim_lc_or_hardened_0.1/rtl/prim_lc_or_hardened.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
56 |
4 |
4 |
60 |
1 |
1 |
Cond Coverage for Module :
prim_lc_or_hardened
| Total | Covered | Percent |
Conditions | 28 | 28 | 100.00 |
Logical | 28 | 28 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 56
EXPRESSION ((lc_en_a_copies[0] == ActVal) || (lc_en_b_copies[0] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T65,T59 |
1 | 0 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[0] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[0] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
EXPRESSION ((lc_en_a_copies[1] == ActVal) || (lc_en_b_copies[1] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T65,T59 |
1 | 0 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[1] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[1] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
EXPRESSION ((lc_en_a_copies[2] == ActVal) || (lc_en_b_copies[2] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T65,T59 |
1 | 0 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[2] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[2] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
EXPRESSION ((lc_en_a_copies[3] == ActVal) || (lc_en_b_copies[3] == ActVal))
--------------1-------------- --------------2--------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T3,T65,T59 |
1 | 0 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_a_copies[3] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
LINE 56
SUB-EXPRESSION (lc_en_b_copies[3] == ActVal)
--------------1--------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T65,T59 |
Assert Coverage for Module :
prim_lc_or_hardened
Assertion Details
FunctionCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429337 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429337 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |