Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T47,T48 |
1 | 0 | Covered | T50,T47,T48 |
1 | 1 | Covered | T47,T48,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T50,T47,T48 |
1 | 0 | Covered | T47,T48,T49 |
1 | 1 | Covered | T50,T47,T48 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
194 |
0 |
0 |
T21 |
1518 |
0 |
0 |
0 |
T47 |
4542 |
8 |
0 |
0 |
T48 |
0 |
8 |
0 |
0 |
T49 |
20112 |
6 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
396537 |
49 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
0 |
11 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
0 |
16 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T63 |
0 |
6 |
0 |
0 |
T102 |
0 |
8 |
0 |
0 |
T103 |
0 |
8 |
0 |
0 |
T104 |
0 |
8 |
0 |
0 |
T105 |
447 |
0 |
0 |
0 |
T106 |
1357 |
0 |
0 |
0 |
T107 |
905 |
0 |
0 |
0 |
T108 |
2522 |
0 |
0 |
0 |
T109 |
2099 |
0 |
0 |
0 |
T110 |
676 |
0 |
0 |
0 |
T111 |
1081 |
0 |
0 |
0 |
T112 |
712 |
0 |
0 |
0 |
T188 |
93527 |
0 |
0 |
0 |
T281 |
25001 |
0 |
0 |
0 |
T400 |
102210 |
0 |
0 |
0 |
T401 |
67381 |
0 |
0 |
0 |
T402 |
17165 |
0 |
0 |
0 |
T408 |
109188 |
0 |
0 |
0 |
T419 |
0 |
16 |
0 |
0 |
T420 |
0 |
1 |
0 |
0 |
T421 |
60124 |
0 |
0 |
0 |
T422 |
60311 |
0 |
0 |
0 |
T423 |
273593 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
202 |
0 |
0 |
T21 |
150628 |
0 |
0 |
0 |
T47 |
149569 |
8 |
0 |
0 |
T48 |
0 |
8 |
0 |
0 |
T49 |
20112 |
7 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
3597 |
49 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
0 |
12 |
0 |
0 |
T56 |
0 |
6 |
0 |
0 |
T57 |
0 |
16 |
0 |
0 |
T58 |
0 |
7 |
0 |
0 |
T63 |
0 |
7 |
0 |
0 |
T102 |
0 |
8 |
0 |
0 |
T103 |
0 |
8 |
0 |
0 |
T104 |
0 |
8 |
0 |
0 |
T105 |
19911 |
0 |
0 |
0 |
T106 |
112166 |
0 |
0 |
0 |
T107 |
48761 |
0 |
0 |
0 |
T108 |
277184 |
0 |
0 |
0 |
T109 |
139675 |
0 |
0 |
0 |
T110 |
55820 |
0 |
0 |
0 |
T111 |
98334 |
0 |
0 |
0 |
T112 |
57344 |
0 |
0 |
0 |
T188 |
93527 |
0 |
0 |
0 |
T281 |
25001 |
0 |
0 |
0 |
T400 |
102210 |
0 |
0 |
0 |
T401 |
67381 |
0 |
0 |
0 |
T402 |
17165 |
0 |
0 |
0 |
T408 |
109188 |
0 |
0 |
0 |
T419 |
0 |
12 |
0 |
0 |
T420 |
0 |
2 |
0 |
0 |
T421 |
60124 |
0 |
0 |
0 |
T422 |
60311 |
0 |
0 |
0 |
T423 |
273593 |
0 |
0 |
0 |