Line Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Module :
prim_arbiter_fixed
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T231,T232,T52 |
| 0 | 1 | Covered | T231,T232,T52 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T231,T232,T280 |
| 1 | Covered | T231,T232,T52 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T231,T232,T280 |
| 1 | Covered | T231,T232,T52 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T231,T232,T52 |
| 1 | 1 | Covered | T231,T232,T280 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T231,T232,T52 |
| 1 | 0 | Covered | T231,T232,T280 |
| 1 | 1 | Covered | T231,T232,T52 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T231,T232,T52 |
Branch Coverage for Module :
prim_arbiter_fixed
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T231,T232,T52 |
| 0 |
Covered |
T231,T232,T280 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T231,T232,T52 |
| 0 |
Covered |
T231,T232,T280 |
Assert Coverage for Module :
prim_arbiter_fixed
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
802664860 |
0 |
0 |
| T1 |
1689186 |
1687892 |
0 |
0 |
| T2 |
1689028 |
1687754 |
0 |
0 |
| T3 |
290002 |
289792 |
0 |
0 |
| T29 |
470826 |
470614 |
0 |
0 |
| T36 |
285294 |
285184 |
0 |
0 |
| T46 |
387142 |
387032 |
0 |
0 |
| T59 |
304890 |
304766 |
0 |
0 |
| T64 |
468486 |
468252 |
0 |
0 |
| T65 |
144070 |
143946 |
0 |
0 |
| T82 |
233080 |
232964 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1810 |
1810 |
0 |
0 |
| T1 |
2 |
2 |
0 |
0 |
| T2 |
2 |
2 |
0 |
0 |
| T3 |
2 |
2 |
0 |
0 |
| T29 |
2 |
2 |
0 |
0 |
| T36 |
2 |
2 |
0 |
0 |
| T46 |
2 |
2 |
0 |
0 |
| T59 |
2 |
2 |
0 |
0 |
| T64 |
2 |
2 |
0 |
0 |
| T65 |
2 |
2 |
0 |
0 |
| T82 |
2 |
2 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
802664860 |
0 |
0 |
| T1 |
1689186 |
1687892 |
0 |
0 |
| T2 |
1689028 |
1687754 |
0 |
0 |
| T3 |
290002 |
289792 |
0 |
0 |
| T29 |
470826 |
470614 |
0 |
0 |
| T36 |
285294 |
285184 |
0 |
0 |
| T46 |
387142 |
387032 |
0 |
0 |
| T59 |
304890 |
304766 |
0 |
0 |
| T64 |
468486 |
468252 |
0 |
0 |
| T65 |
144070 |
143946 |
0 |
0 |
| T82 |
233080 |
232964 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
802664860 |
0 |
0 |
| T1 |
1689186 |
1687892 |
0 |
0 |
| T2 |
1689028 |
1687754 |
0 |
0 |
| T3 |
290002 |
289792 |
0 |
0 |
| T29 |
470826 |
470614 |
0 |
0 |
| T36 |
285294 |
285184 |
0 |
0 |
| T46 |
387142 |
387032 |
0 |
0 |
| T59 |
304890 |
304766 |
0 |
0 |
| T64 |
468486 |
468252 |
0 |
0 |
| T65 |
144070 |
143946 |
0 |
0 |
| T82 |
233080 |
232964 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
802664860 |
0 |
0 |
| T1 |
1689186 |
1687892 |
0 |
0 |
| T2 |
1689028 |
1687754 |
0 |
0 |
| T3 |
290002 |
289792 |
0 |
0 |
| T29 |
470826 |
470614 |
0 |
0 |
| T36 |
285294 |
285184 |
0 |
0 |
| T46 |
387142 |
387032 |
0 |
0 |
| T59 |
304890 |
304766 |
0 |
0 |
| T64 |
468486 |
468252 |
0 |
0 |
| T65 |
144070 |
143946 |
0 |
0 |
| T82 |
233080 |
232964 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
821622534 |
5421 |
0 |
0 |
| T49 |
141032 |
0 |
0 |
0 |
| T231 |
177630 |
1805 |
0 |
0 |
| T232 |
0 |
1809 |
0 |
0 |
| T280 |
0 |
1807 |
0 |
0 |
| T281 |
198188 |
0 |
0 |
0 |
| T396 |
509318 |
0 |
0 |
0 |
| T397 |
311228 |
0 |
0 |
0 |
| T398 |
554736 |
0 |
0 |
0 |
| T399 |
361778 |
0 |
0 |
0 |
| T400 |
827482 |
0 |
0 |
0 |
| T401 |
543072 |
0 |
0 |
0 |
| T402 |
133062 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T231,T232,T52 |
| 0 | 1 | Covered | T231,T232,T280 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T231,T232,T280 |
| 1 | Covered | T231,T232,T52 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T231,T232,T280 |
| 1 | Covered | T231,T232,T52 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T231,T232,T280 |
| 1 | 1 | Covered | T231,T232,T280 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T231,T232,T52 |
| 1 | 0 | Covered | T231,T232,T280 |
| 1 | 1 | Covered | T231,T232,T280 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T231,T232,T280 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T231,T232,T52 |
| 0 |
Covered |
T231,T232,T280 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T231,T232,T52 |
| 0 |
Covered |
T231,T232,T280 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_ibus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
905 |
905 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
| T46 |
1 |
1 |
0 |
0 |
| T59 |
1 |
1 |
0 |
0 |
| T64 |
1 |
1 |
0 |
0 |
| T65 |
1 |
1 |
0 |
0 |
| T82 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
4383 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
1459 |
0 |
0 |
| T232 |
0 |
1463 |
0 |
0 |
| T280 |
0 |
1461 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| TOTAL | | 16 | 16 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
| ALWAYS | 105 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 121 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 129 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 132 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 85 |
2 |
2 |
| 87 |
2 |
2 |
| 89 |
2 |
2 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 109 |
1 |
1 |
| 110 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 121 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Total | Covered | Percent |
| Conditions | 15 | 13 | 86.67 |
| Logical | 15 | 13 | 86.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 107
EXPRESSION (gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C0] | gen_normal_case.req_tree[gen_normal_case.gen_tree[0].gen_level[0].C1])
----------------------------------1---------------------------------- ----------------------------------2----------------------------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T231,T232,T52 |
| 0 | 1 | Covered | T231,T232,T52 |
| 1 | 0 | Not Covered | |
LINE 109
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.idx_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T231,T232,T280 |
| 1 | Covered | T231,T232,T52 |
LINE 110
EXPRESSION
Number Term
1 gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel ? gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C1] : gen_normal_case.data_tree[gen_normal_case.gen_tree[0].gen_level[0].C0])
| -1- | Status | Tests |
| 0 | Covered | T231,T232,T280 |
| 1 | Covered | T231,T232,T52 |
LINE 112
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & ((~gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)))
----------------------------------1---------------------------------- -----------------------------2-----------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T231,T232,T52 |
| 1 | 1 | Covered | T231,T232,T280 |
LINE 113
EXPRESSION (gen_normal_case.gnt_tree[gen_normal_case.gen_tree[0].gen_level[0].Pa] & gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel)
----------------------------------1---------------------------------- ---------------------------2--------------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T231,T232,T52 |
| 1 | 0 | Covered | T231,T232,T280 |
| 1 | 1 | Covered | T231,T232,T52 |
LINE 132
EXPRESSION (valid_o & ready_i)
---1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Covered | T231,T232,T52 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| TERNARY |
109 |
2 |
2 |
100.00 |
| TERNARY |
110 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv' or '../src/lowrisc_prim_arbiter_0/rtl/prim_arbiter_fixed.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 109 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T231,T232,T52 |
| 0 |
Covered |
T231,T232,T280 |
LineNo. Expression
-1-: 110 (gen_normal_case.gen_tree[0].gen_level[0].gen_nodes.sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T231,T232,T52 |
| 0 |
Covered |
T231,T232,T280 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_dbus_trans.u_sel_region
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
905 |
905 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T29 |
1 |
1 |
0 |
0 |
| T36 |
1 |
1 |
0 |
0 |
| T46 |
1 |
1 |
0 |
0 |
| T59 |
1 |
1 |
0 |
0 |
| T64 |
1 |
1 |
0 |
0 |
| T65 |
1 |
1 |
0 |
0 |
| T82 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
0 |
0 |
0 |
Priority_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
401332430 |
0 |
0 |
| T1 |
844593 |
843946 |
0 |
0 |
| T2 |
844514 |
843877 |
0 |
0 |
| T3 |
145001 |
144896 |
0 |
0 |
| T29 |
235413 |
235307 |
0 |
0 |
| T36 |
142647 |
142592 |
0 |
0 |
| T46 |
193571 |
193516 |
0 |
0 |
| T59 |
152445 |
152383 |
0 |
0 |
| T64 |
234243 |
234126 |
0 |
0 |
| T65 |
72035 |
71973 |
0 |
0 |
| T82 |
116540 |
116482 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
410811267 |
1038 |
0 |
0 |
| T49 |
70516 |
0 |
0 |
0 |
| T231 |
88815 |
346 |
0 |
0 |
| T232 |
0 |
346 |
0 |
0 |
| T280 |
0 |
346 |
0 |
0 |
| T281 |
99094 |
0 |
0 |
0 |
| T396 |
254659 |
0 |
0 |
0 |
| T397 |
155614 |
0 |
0 |
0 |
| T398 |
277368 |
0 |
0 |
0 |
| T399 |
180889 |
0 |
0 |
0 |
| T400 |
413741 |
0 |
0 |
0 |
| T401 |
271536 |
0 |
0 |
0 |
| T402 |
66531 |
0 |
0 |
0 |