SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
80.10 | 80.10 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.u_ast | 88.80 | 88.80 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
88.80 | 88.80 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
88.80 | 88.80 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
91.07 | 76.19 | 100.00 | 97.01 | dut |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 224 | 164 | 73.21 |
Total Bits | 960 | 769 | 80.10 |
Total Bits 0->1 | 480 | 388 | 80.83 |
Total Bits 1->0 | 480 | 381 | 79.38 |
Ports | 224 | 164 | 73.21 |
Port Bits | 960 | 769 | 80.10 |
Port Bits 0->1 | 480 | 388 | 80.83 |
Port Bits 1->0 | 480 | 381 | 79.38 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_user.instr_type[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_user.instr_type[2:1] | No | No | No | INPUT | ||
tl_i.a_user.instr_type[3] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_address[1:0] | No | No | No | INPUT | ||
tl_i.a_address[9:2] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_address[18:10] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[19] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_address[21:20] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | *T54,*T46,*T55 | Yes | T54,T46,T55 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T28,T29,T30 | Yes | T28,T29,T30 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[0] | Yes | Yes | *T46,*T55,*T56 | Yes | T46,T55,T56 | INPUT |
tl_i.a_opcode[1] | No | No | No | INPUT | ||
tl_i.a_opcode[2] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
tl_o.d_error | No | No | No | OUTPUT | ||
tl_o.d_user.data_intg[6:0] | No | No | No | OUTPUT | ||
tl_o.d_user.rsp_intg[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | OUTPUT |
tl_o.d_user.rsp_intg[3:2] | No | No | No | OUTPUT | ||
tl_o.d_user.rsp_intg[4] | Yes | Yes | *T2,*T3,*T31 | Yes | T1,T2,T3 | OUTPUT |
tl_o.d_user.rsp_intg[6:5] | No | No | No | OUTPUT | ||
tl_o.d_data[31:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | OUTPUT |
tl_o.d_sink | No | No | No | OUTPUT | ||
tl_o.d_source[0] | No | No | No | OUTPUT | ||
tl_o.d_source[5:1] | Yes | Yes | T46,*T55,T56 | Yes | T46,T55,T56 | OUTPUT |
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[0] | No | No | No | OUTPUT | ||
tl_o.d_size[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | No | No | No | OUTPUT | ||
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
ast_init_done_o[3:0] | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T31 | OUTPUT |
clk_ast_adc_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ast_adc_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
clk_ast_alert_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ast_alert_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
clk_ast_es_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ast_es_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
clk_ast_rng_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ast_rng_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
clk_ast_tlul_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ast_tlul_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
clk_ast_usb_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
rst_ast_usb_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
clk_ast_ext_i | Yes | Yes | T45,T6,T57 | Yes | T45,T6,T57 | INPUT |
por_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_usb_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div2_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div4_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div4_timers | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_secure | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div4_secure | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div2_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_usb_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div4_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_otbn | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_kmac | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_hmac | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_aes | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_aon_timers | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_aon_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_aon_secure | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div2_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_usb_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_main_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_aon_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_clks_i.clk_io_div4_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_i2c2_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_i2c2_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_i2c1_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_i2c1_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_i2c0_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_i2c0_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_usb_aon_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_usb_aon_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_usb_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_usb_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_spi_host1_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_spi_host1_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_spi_host0_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_spi_host0_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_spi_device_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_spi_device_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_sys_io_div4_n[0] | Yes | Yes | *T2,*T3,*T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_sys_io_div4_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_sys_n[0] | No | No | No | INPUT | ||
sns_rsts_i.rst_sys_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_usb_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_io_div4_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_io_div4_shadowed_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_io_div2_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_io_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_aon_n[0] | Yes | Yes | *T2,*T3,*T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_aon_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_lc_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_lc_shadowed_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_por_usb_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_por_usb_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_por_io_div4_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_por_io_div4_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_por_io_div2_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_por_io_div2_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_por_io_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_por_io_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_por_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT |
sns_rsts_i.rst_por_n[1] | No | No | No | INPUT | ||
sns_rsts_i.rst_por_aon_n[1:0] | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT |
sns_spi_ext_clk_i | Yes | Yes | T38,T58,T59 | Yes | T7,T38,T58 | INPUT |
vcc_supp_i | Unreachable | Unreachable | Unreachable | INPUT | ||
vcaon_supp_i | Unreachable | Unreachable | Unreachable | INPUT | ||
vcmain_supp_i | Unreachable | Unreachable | Unreachable | INPUT | ||
vioa_supp_i | Unreachable | Unreachable | Unreachable | INPUT | ||
viob_supp_i | Unreachable | Unreachable | Unreachable | INPUT | ||
ast_pwst_o.io_pok[1:0] | Yes | Yes | T60,T61,T62 | Yes | T1,T2,T3 | OUTPUT |
ast_pwst_o.main_pok | Yes | Yes | T2,T63,T64 | Yes | T1,T2,T3 | OUTPUT |
ast_pwst_o.vcc_pok | No | No | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_o.aon_pok | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | OUTPUT |
ast_pwst_h_o.io_pok[1:0] | Yes | Yes | T60,T61,T62 | Yes | T1,T2,T3 | OUTPUT |
ast_pwst_h_o.main_pok | Yes | Yes | T2,T63,T64 | Yes | T1,T2,T3 | OUTPUT |
ast_pwst_h_o.vcc_pok | No | No | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_h_o.aon_pok | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | OUTPUT |
main_pd_ni | Yes | Yes | T2,T63,T64 | Yes | T2,T63,T64 | INPUT |
main_env_iso_en_i | Yes | Yes | T1,T2,T3 | Yes | T2,T63,T64 | INPUT |
flash_power_down_h_o | Yes | Yes | T1,T2,T3 | Yes | T2,T63,T64 | OUTPUT |
flash_power_ready_h_o | No | No | Yes | T1,T2,T3 | OUTPUT | |
otp_power_seq_i[1:0] | No | No | No | INPUT | ||
otp_power_seq_h_o[0] | No | No | No | OUTPUT | ||
otp_power_seq_h_o[1] | Yes | Yes | T1,T2,T3 | Yes | T2,T63,T64 | OUTPUT |
clk_src_sys_en_i | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | INPUT |
clk_src_sys_jen_i[3:0] | Yes | Yes | T67,T68,T69 | Yes | T70,T71,T72 | INPUT |
clk_src_sys_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
clk_src_sys_val_o | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | OUTPUT |
clk_src_aon_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
clk_src_aon_val_o | Yes | Yes | T57,T73,T74 | Yes | T1,T2,T3 | OUTPUT |
clk_src_io_en_i | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | INPUT |
clk_src_io_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
clk_src_io_val_o | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | OUTPUT |
clk_src_io_48m_o[3:0] | Yes | Yes | T45,T6,T57 | Yes | T6,T57,T73 | OUTPUT |
usb_ref_pulse_i | Yes | Yes | T17,T24,T75 | Yes | T17,T24,T75 | INPUT |
usb_ref_val_i | Yes | Yes | T17,T24,T75 | Yes | T17,T24,T75 | INPUT |
clk_src_usb_en_i | Yes | Yes | T1,T2,T65 | Yes | T1,T2,T3 | INPUT |
clk_src_usb_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
clk_src_usb_val_o | Yes | Yes | T1,T2,T65 | Yes | T1,T2,T3 | OUTPUT |
usb_io_pu_cal_o[19:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
adc_pd_i | Yes | Yes | T1,T72,T18 | Yes | T1,T72,T18 | INPUT |
adc_a0_ai | No | No | Yes | T7,T8,T9 | INPUT | |
adc_a1_ai | No | No | Yes | T7,T8,T9 | INPUT | |
adc_chnsel_i[1:0] | Yes | Yes | T1,T72,T18 | Yes | T1,T72,T18 | INPUT |
adc_d_o[9:0] | Yes | Yes | T72,T18,T50 | Yes | T72,T18,T50 | OUTPUT |
adc_d_val_o | Yes | Yes | T1,T72,T18 | Yes | T1,T72,T18 | OUTPUT |
rng_en_i | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
rng_fips_i | Yes | Yes | T72,T76,T77 | Yes | T78,T79,T80 | INPUT |
rng_val_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
rng_b_o[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
entropy_rsp_i.edn_bus[31:0] | Yes | Yes | T2,T3,T67 | Yes | T1,T2,T3 | INPUT |
entropy_rsp_i.edn_fips | Yes | Yes | T72,T76,T81 | Yes | T78,T72,T76 | INPUT |
entropy_rsp_i.edn_ack | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
entropy_req_o.edn_req | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
alert_rsp_i.alerts_trig[0].n | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT |
alert_rsp_i.alerts_trig[0].p | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT |
alert_rsp_i.alerts_trig[1].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_trig[1].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_trig[2].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_trig[2].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_trig[3].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[3].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[4].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_trig[4].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_trig[5].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[5].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[6].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_trig[6].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_trig[7].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_trig[7].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_trig[8].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_trig[8].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_trig[9].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[9].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[10].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_trig[10].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[0].n | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT |
alert_rsp_i.alerts_ack[0].p | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT |
alert_rsp_i.alerts_ack[1].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_ack[1].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_ack[2].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_ack[2].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_ack[3].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[3].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[4].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_ack[4].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
alert_rsp_i.alerts_ack[5].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[5].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[6].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_ack[6].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT |
alert_rsp_i.alerts_ack[7].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_ack[7].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_ack[8].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_ack[8].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT |
alert_rsp_i.alerts_ack[9].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[9].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[10].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_rsp_i.alerts_ack[10].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT |
alert_req_o.alerts[0].n | Yes | Yes | T82,T18,T83 | Yes | T18,T50,T51 | OUTPUT |
alert_req_o.alerts[0].p | Yes | Yes | T18,T50,T51 | Yes | T82,T18,T83 | OUTPUT |
alert_req_o.alerts[1].n | Yes | Yes | T82,T83,T84 | Yes | T84,T87 | OUTPUT |
alert_req_o.alerts[1].p | Yes | Yes | T84,T87 | Yes | T82,T83,T84 | OUTPUT |
alert_req_o.alerts[2].n | Yes | Yes | T82,T85,T83 | Yes | T85,T88 | OUTPUT |
alert_req_o.alerts[2].p | Yes | Yes | T85,T88 | Yes | T82,T85,T83 | OUTPUT |
alert_req_o.alerts[3].n | No | Yes | T82,T83,T86 | No | OUTPUT | |
alert_req_o.alerts[3].p | No | No | Yes | T82,T83,T86 | OUTPUT | |
alert_req_o.alerts[4].n | Yes | Yes | T82,T83,T84 | Yes | T84,T89,T87 | OUTPUT |
alert_req_o.alerts[4].p | Yes | Yes | T84,T89,T87 | Yes | T82,T83,T84 | OUTPUT |
alert_req_o.alerts[5].n | No | Yes | T82,T83,T86 | No | OUTPUT | |
alert_req_o.alerts[5].p | No | No | Yes | T82,T83,T86 | OUTPUT | |
alert_req_o.alerts[6].n | Yes | Yes | T82,T85,T83 | Yes | T85 | OUTPUT |
alert_req_o.alerts[6].p | Yes | Yes | T85 | Yes | T82,T85,T83 | OUTPUT |
alert_req_o.alerts[7].n | Yes | Yes | T72,T82,T83 | Yes | T72 | OUTPUT |
alert_req_o.alerts[7].p | Yes | Yes | T72 | Yes | T72,T82,T83 | OUTPUT |
alert_req_o.alerts[8].n | Yes | Yes | T72,T82,T83 | Yes | T72 | OUTPUT |
alert_req_o.alerts[8].p | Yes | Yes | T72 | Yes | T72,T82,T83 | OUTPUT |
alert_req_o.alerts[9].n | No | Yes | T82,T83,T86 | No | OUTPUT | |
alert_req_o.alerts[9].p | No | No | Yes | T82,T83,T86 | OUTPUT | |
alert_req_o.alerts[10].n | No | Yes | T82,T83,T86 | No | OUTPUT | |
alert_req_o.alerts[10].p | No | No | Yes | T82,T83,T86 | OUTPUT | |
dft_strap_test_i.straps[1:0] | No | No | Yes | T90,T91,T92 | INPUT | |
dft_strap_test_i.valid | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
lc_dft_en_i[3:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
fla_obs_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
otp_obs_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
otm_obs_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
usb_obs_i | Yes | Yes | T17,T24,T75 | Yes | T17,T24,T75 | INPUT |
obs_ctrl_o.obmen[3:0] | No | No | No | OUTPUT | ||
obs_ctrl_o.obmsl[3:0] | No | No | No | OUTPUT | ||
obs_ctrl_o.obgsl[3:0] | No | No | No | OUTPUT | ||
padmux2ast_i[7:0] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | INPUT |
padmux2ast_i[8] | No | No | No | INPUT | ||
ast2padmux_o[8:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
ast2pad_t0_ao | Yes | Yes | T1,T14,T15 | Yes | T1,T14,T15 | OUTPUT |
ast2pad_t1_ao | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT |
ext_freq_is_96m_i[3:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT |
all_clk_byp_req_i[3:0] | Yes | Yes | T57,T73,T74 | Yes | T57,T73,T74 | INPUT |
all_clk_byp_ack_o[3:0] | Yes | Yes | T57,T73,T74 | Yes | T57,T73,T74 | OUTPUT |
io_clk_byp_req_i[3:0] | Yes | Yes | T45,T6,T44 | Yes | T6,T44,T93 | INPUT |
io_clk_byp_ack_o[3:0] | Yes | Yes | T45,T6,T44 | Yes | T6,T44,T93 | OUTPUT |
flash_bist_en_o[3:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
dpram_rmf_o.marg_b[3:0] | No | No | No | OUTPUT | ||
dpram_rmf_o.marg_en_b | No | No | No | OUTPUT | ||
dpram_rmf_o.marg_a[3:0] | No | No | No | OUTPUT | ||
dpram_rmf_o.marg_en_a | No | No | No | OUTPUT | ||
dpram_rml_o.marg_b[3:0] | No | No | No | OUTPUT | ||
dpram_rml_o.marg_en_b | No | No | No | OUTPUT | ||
dpram_rml_o.marg_a[3:0] | No | No | No | OUTPUT | ||
dpram_rml_o.marg_en_a | No | No | No | OUTPUT | ||
spram_rm_o.marg[3:0] | No | No | No | OUTPUT | ||
spram_rm_o.marg_en | No | No | No | OUTPUT | ||
sprgf_rm_o.marg[3:0] | No | No | No | OUTPUT | ||
sprgf_rm_o.marg_en | No | No | No | OUTPUT | ||
sprom_rm_o.marg[3:0] | No | No | No | OUTPUT | ||
sprom_rm_o.marg_en | No | No | No | OUTPUT | ||
dft_scan_md_o[3:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
scan_shift_en_o | Unreachable | Unreachable | Unreachable | OUTPUT | ||
scan_reset_no | Unreachable | Unreachable | Unreachable | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 207 | 164 | 79.23 |
Total Bits | 866 | 769 | 88.80 |
Total Bits 0->1 | 433 | 388 | 89.61 |
Total Bits 1->0 | 433 | 381 | 87.99 |
Ports | 207 | 164 | 79.23 |
Port Bits | 866 | 769 | 88.80 |
Port Bits 0->1 | 433 | 388 | 89.61 |
Port Bits 1->0 | 433 | 381 | 87.99 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_user.instr_type[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_user.instr_type[2:1] | No | No | No | INPUT | |||
tl_i.a_user.instr_type[3] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_address[1:0] | No | No | No | INPUT | |||
tl_i.a_address[9:2] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_address[18:10] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_address[19] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_address[21:20] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_source[5:0] | Yes | Yes | *T54,*T46,*T55 | Yes | T54,T46,T55 | INPUT | |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_size[1:0] | Yes | Yes | T28,T29,T30 | Yes | T28,T29,T30 | INPUT | |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_opcode[0] | Yes | Yes | *T46,*T55,*T56 | Yes | T46,T55,T56 | INPUT | |
tl_i.a_opcode[1] | No | No | No | INPUT | |||
tl_i.a_opcode[2] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
tl_o.d_error | No | No | No | OUTPUT | |||
tl_o.d_user.data_intg[6:0] | No | No | No | OUTPUT | |||
tl_o.d_user.rsp_intg[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | OUTPUT | |
tl_o.d_user.rsp_intg[3:2] | No | No | No | OUTPUT | |||
tl_o.d_user.rsp_intg[4] | Yes | Yes | *T2,*T3,*T31 | Yes | T1,T2,T3 | OUTPUT | |
tl_o.d_user.rsp_intg[6:5] | No | No | No | OUTPUT | |||
tl_o.d_data[31:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | OUTPUT | |
tl_o.d_sink | No | No | No | OUTPUT | |||
tl_o.d_source[0] | No | No | No | OUTPUT | |||
tl_o.d_source[5:1] | Yes | Yes | T46,*T55,T56 | Yes | T46,T55,T56 | OUTPUT | |
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
tl_o.d_size[0] | No | No | No | OUTPUT | |||
tl_o.d_size[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | OUTPUT | |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
tl_o.d_opcode[0] | No | No | No | OUTPUT | |||
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
ast_init_done_o[3:0] | Yes | Yes | T1,T2,T3 | Yes | T2,T3,T31 | OUTPUT | |
clk_ast_adc_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ast_adc_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
clk_ast_alert_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ast_alert_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
clk_ast_es_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ast_es_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
clk_ast_rng_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ast_rng_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
clk_ast_tlul_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ast_tlul_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
clk_ast_usb_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
rst_ast_usb_ni | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
clk_ast_ext_i | Yes | Yes | T45,T6,T57 | Yes | T45,T6,T57 | INPUT | |
por_ni | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_usb_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div2_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div4_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div4_timers | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_secure | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div4_secure | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div2_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_usb_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div4_infra | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_otbn | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_kmac | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_hmac | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_aes | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_aon_timers | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_aon_peri | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_aon_secure | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div2_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_usb_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_main_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_aon_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_clks_i.clk_io_div4_powerup | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_i2c2_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_i2c2_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_i2c1_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_i2c1_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_i2c0_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_i2c0_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_usb_aon_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_usb_aon_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_usb_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_usb_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_spi_host1_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_spi_host1_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_spi_host0_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_spi_host0_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_spi_device_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_spi_device_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_sys_io_div4_n[0] | Yes | Yes | *T2,*T3,*T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_sys_io_div4_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_sys_n[0] | No | No | No | INPUT | |||
sns_rsts_i.rst_sys_n[1] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_usb_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_io_div4_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_io_div4_shadowed_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_io_div2_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_io_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_aon_n[0] | Yes | Yes | *T2,*T3,*T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_aon_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_lc_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_lc_shadowed_n[1:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_por_usb_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_por_usb_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_por_io_div4_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_por_io_div4_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_por_io_div2_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_por_io_div2_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_por_io_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_por_io_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_por_n[0] | Yes | Yes | *T4,*T5,*T6 | Yes | T1,T2,T3 | INPUT | |
sns_rsts_i.rst_por_n[1] | No | No | No | INPUT | |||
sns_rsts_i.rst_por_aon_n[1:0] | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | INPUT | |
sns_spi_ext_clk_i | Yes | Yes | T38,T58,T59 | Yes | T7,T38,T58 | INPUT | |
vcc_supp_i | Unreachable | Unreachable | Unreachable | INPUT | |||
vcaon_supp_i | Unreachable | Unreachable | Unreachable | INPUT | |||
vcmain_supp_i | Unreachable | Unreachable | Unreachable | INPUT | |||
vioa_supp_i | Unreachable | Unreachable | Unreachable | INPUT | |||
viob_supp_i | Unreachable | Unreachable | Unreachable | INPUT | |||
ast_pwst_o.io_pok[1:0] | Yes | Yes | T60,T61,T62 | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_o.main_pok | Yes | Yes | T2,T63,T64 | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_o.vcc_pok | No | No | Yes | T1,T2,T3 | OUTPUT | ||
ast_pwst_o.aon_pok | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_h_o.io_pok[1:0] | Yes | Yes | T60,T61,T62 | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_h_o.main_pok | Yes | Yes | T2,T63,T64 | Yes | T1,T2,T3 | OUTPUT | |
ast_pwst_h_o.vcc_pok | No | No | Yes | T1,T2,T3 | OUTPUT | ||
ast_pwst_h_o.aon_pok | Yes | Yes | T4,T5,T6 | Yes | T1,T2,T3 | OUTPUT | |
main_pd_ni | Yes | Yes | T2,T63,T64 | Yes | T2,T63,T64 | INPUT | |
main_env_iso_en_i | Yes | Yes | T1,T2,T3 | Yes | T2,T63,T64 | INPUT | |
flash_power_down_h_o | Yes | Yes | T1,T2,T3 | Yes | T2,T63,T64 | OUTPUT | |
flash_power_ready_h_o | No | No | Yes | T1,T2,T3 | OUTPUT | ||
otp_power_seq_i[1:0] | No | No | No | INPUT | |||
otp_power_seq_h_o[0] | No | No | No | OUTPUT | |||
otp_power_seq_h_o[1] | Yes | Yes | T1,T2,T3 | Yes | T2,T63,T64 | OUTPUT | |
clk_src_sys_en_i | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | INPUT | |
clk_src_sys_jen_i[3:0] | Yes | Yes | T67,T68,T69 | Yes | T70,T71,T72 | INPUT | |
clk_src_sys_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_sys_val_o | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_aon_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_aon_val_o | Yes | Yes | T57,T73,T74 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_io_en_i | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | INPUT | |
clk_src_io_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_io_val_o | Yes | Yes | T2,T65,T66 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_io_48m_o[3:0] | Yes | Yes | T45,T6,T57 | Yes | T6,T57,T73 | OUTPUT | |
usb_ref_pulse_i | Yes | Yes | T17,T24,T75 | Yes | T17,T24,T75 | INPUT | |
usb_ref_val_i | Yes | Yes | T17,T24,T75 | Yes | T17,T24,T75 | INPUT | |
clk_src_usb_en_i | Yes | Yes | T1,T2,T65 | Yes | T1,T2,T3 | INPUT | |
clk_src_usb_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
clk_src_usb_val_o | Yes | Yes | T1,T2,T65 | Yes | T1,T2,T3 | OUTPUT | |
usb_io_pu_cal_o[19:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
adc_pd_i | Yes | Yes | T1,T72,T18 | Yes | T1,T72,T18 | INPUT | |
adc_a0_ai | No | No | Yes | T7,T8,T9 | INPUT | ||
adc_a1_ai | No | No | Yes | T7,T8,T9 | INPUT | ||
adc_chnsel_i[1:0] | Yes | Yes | T1,T72,T18 | Yes | T1,T72,T18 | INPUT | |
adc_d_o[9:0] | Yes | Yes | T72,T18,T50 | Yes | T72,T18,T50 | OUTPUT | |
adc_d_val_o | Yes | Yes | T1,T72,T18 | Yes | T1,T72,T18 | OUTPUT | |
rng_en_i | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
rng_fips_i | Yes | Yes | T72,T76,T77 | Yes | T78,T79,T80 | INPUT | |
rng_val_o | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
rng_b_o[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
entropy_rsp_i.edn_bus[31:0] | Yes | Yes | T2,T3,T67 | Yes | T1,T2,T3 | INPUT | |
entropy_rsp_i.edn_fips | Yes | Yes | T72,T76,T81 | Yes | T78,T72,T76 | INPUT | |
entropy_rsp_i.edn_ack | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
entropy_req_o.edn_req | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
alert_rsp_i.alerts_trig[0].n | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT | |
alert_rsp_i.alerts_trig[0].p | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT | |
alert_rsp_i.alerts_trig[1].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_trig[1].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_trig[2].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_trig[2].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_trig[3].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[3].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[4].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_trig[4].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_trig[5].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[5].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[6].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_trig[6].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_trig[7].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_trig[7].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_trig[8].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_trig[8].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_trig[9].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[9].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[10].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_trig[10].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[0].n | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT | |
alert_rsp_i.alerts_ack[0].p | Yes | Yes | T82,T18,T83 | Yes | T82,T18,T83 | INPUT | |
alert_rsp_i.alerts_ack[1].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_ack[1].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_ack[2].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_ack[2].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_ack[3].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[3].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[4].n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_ack[4].p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT | |
alert_rsp_i.alerts_ack[5].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[5].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[6].n | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_ack[6].p | Yes | Yes | T82,T85,T83 | Yes | T82,T85,T83 | INPUT | |
alert_rsp_i.alerts_ack[7].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_ack[7].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_ack[8].n | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_ack[8].p | Yes | Yes | T72,T82,T83 | Yes | T72,T82,T83 | INPUT | |
alert_rsp_i.alerts_ack[9].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[9].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[10].n | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_rsp_i.alerts_ack[10].p | Yes | Yes | T82,T83,T86 | Yes | T82,T83,T86 | INPUT | |
alert_req_o.alerts[0].n | Yes | Yes | T82,T18,T83 | Yes | T18,T50,T51 | OUTPUT | |
alert_req_o.alerts[0].p | Yes | Yes | T18,T50,T51 | Yes | T82,T18,T83 | OUTPUT | |
alert_req_o.alerts[1].n | Yes | Yes | T82,T83,T84 | Yes | T84,T87 | OUTPUT | |
alert_req_o.alerts[1].p | Yes | Yes | T84,T87 | Yes | T82,T83,T84 | OUTPUT | |
alert_req_o.alerts[2].n | Yes | Yes | T82,T85,T83 | Yes | T85,T88 | OUTPUT | |
alert_req_o.alerts[2].p | Yes | Yes | T85,T88 | Yes | T82,T85,T83 | OUTPUT | |
alert_req_o.alerts[3].n | No | Yes | T82,T83,T86 | No | OUTPUT | ||
alert_req_o.alerts[3].p | No | No | Yes | T82,T83,T86 | OUTPUT | ||
alert_req_o.alerts[4].n | Yes | Yes | T82,T83,T84 | Yes | T84,T89,T87 | OUTPUT | |
alert_req_o.alerts[4].p | Yes | Yes | T84,T89,T87 | Yes | T82,T83,T84 | OUTPUT | |
alert_req_o.alerts[5].n | No | Yes | T82,T83,T86 | No | OUTPUT | ||
alert_req_o.alerts[5].p | No | No | Yes | T82,T83,T86 | OUTPUT | ||
alert_req_o.alerts[6].n | Yes | Yes | T82,T85,T83 | Yes | T85 | OUTPUT | |
alert_req_o.alerts[6].p | Yes | Yes | T85 | Yes | T82,T85,T83 | OUTPUT | |
alert_req_o.alerts[7].n | Yes | Yes | T72,T82,T83 | Yes | T72 | OUTPUT | |
alert_req_o.alerts[7].p | Yes | Yes | T72 | Yes | T72,T82,T83 | OUTPUT | |
alert_req_o.alerts[8].n | Yes | Yes | T72,T82,T83 | Yes | T72 | OUTPUT | |
alert_req_o.alerts[8].p | Yes | Yes | T72 | Yes | T72,T82,T83 | OUTPUT | |
alert_req_o.alerts[9].n | No | Yes | T82,T83,T86 | No | OUTPUT | ||
alert_req_o.alerts[9].p | No | No | Yes | T82,T83,T86 | OUTPUT | ||
alert_req_o.alerts[10].n | No | Yes | T82,T83,T86 | No | OUTPUT | ||
alert_req_o.alerts[10].p | No | No | Yes | T82,T83,T86 | OUTPUT | ||
dft_strap_test_i.straps[1:0] | No | No | Yes | T90,T91,T92 | INPUT | ||
dft_strap_test_i.valid | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
lc_dft_en_i[3:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
fla_obs_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
otp_obs_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
otm_obs_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
usb_obs_i | Yes | Yes | T17,T24,T75 | Yes | T17,T24,T75 | INPUT | |
obs_ctrl_o.obmen[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
obs_ctrl_o.obmsl[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
obs_ctrl_o.obgsl[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
padmux2ast_i[7:0] | Yes | Yes | *T14,*T15,*T16 | Yes | T14,T15,T16 | INPUT | |
padmux2ast_i[8] | No | No | No | INPUT | |||
ast2padmux_o[8:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
ast2pad_t0_ao | Yes | Yes | T1,T14,T15 | Yes | T1,T14,T15 | OUTPUT | |
ast2pad_t1_ao | Yes | Yes | T14,T15,T16 | Yes | T14,T15,T16 | OUTPUT | |
ext_freq_is_96m_i[3:0] | Yes | Yes | T2,T3,T31 | Yes | T1,T2,T3 | INPUT | |
all_clk_byp_req_i[3:0] | Yes | Yes | T57,T73,T74 | Yes | T57,T73,T74 | INPUT | |
all_clk_byp_ack_o[3:0] | Yes | Yes | T57,T73,T74 | Yes | T57,T73,T74 | OUTPUT | |
io_clk_byp_req_i[3:0] | Yes | Yes | T45,T6,T44 | Yes | T6,T44,T93 | INPUT | |
io_clk_byp_ack_o[3:0] | Yes | Yes | T45,T6,T44 | Yes | T6,T44,T93 | OUTPUT | |
flash_bist_en_o[3:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
dpram_rmf_o.marg_b[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rmf_o.marg_en_b[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rmf_o.marg_a[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rmf_o.marg_en_a[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rml_o.marg_b[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rml_o.marg_en_b[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rml_o.marg_a[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dpram_rml_o.marg_en_a[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
spram_rm_o.marg[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
spram_rm_o.marg_en[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
sprgf_rm_o.marg[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
sprgf_rm_o.marg_en[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
sprom_rm_o.marg[3:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
sprom_rm_o.marg_en[0:0] | Excluded | Excluded | Excluded | OUTPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
dft_scan_md_o[3:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
scan_shift_en_o | Unreachable | Unreachable | Unreachable | OUTPUT | |||
scan_reset_no | Unreachable | Unreachable | Unreachable | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |