Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
clk_lc_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
rst_lc_ni |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
next_dm_addr_i[31:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
lc_hw_debug_en_i[3:0] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
lc_dft_en_i[3:0] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
pinmux_hw_debug_en_i[3:0] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
otp_dis_rv_dm_late_debug_i[7:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T31 |
INPUT |
scanmode_i[3:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
scan_rst_ni |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
ndmreset_req_o |
Yes |
Yes |
T54,T47,T240 |
Yes |
T54,T47,T240 |
OUTPUT |
dmactive_o |
Yes |
Yes |
T31,T46,T55 |
Yes |
T31,T54,T46 |
OUTPUT |
debug_req_o |
Yes |
Yes |
T54,T135,T136 |
Yes |
T54,T135,T136 |
OUTPUT |
unavailable_i |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.d_ready |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
regs_tl_d_i.a_user.data_intg[3:0] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_user.data_intg[4] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_user.data_intg[6:5] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_user.cmd_intg[0] |
Yes |
Yes |
*T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_user.cmd_intg[1] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_user.cmd_intg[6:2] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_user.instr_type[0] |
Yes |
Yes |
*T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_user.instr_type[2:1] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_user.instr_type[3] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_data[3:0] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_data[4] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_data[11:5] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_data[12] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_data[20:13] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_data[21] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_data[31:22] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_mask[3:0] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_address[1:0] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_address[3:2] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_address[20:4] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_address[21] |
Yes |
Yes |
*T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_address[23:22] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_address[24] |
Yes |
Yes |
*T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_address[29:25] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_address[30] |
Yes |
Yes |
*T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_source[0] |
Yes |
Yes |
*T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_source[5:1] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_size[0] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_size[1] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
regs_tl_d_i.a_opcode[1:0] |
No |
No |
|
No |
|
INPUT |
regs_tl_d_i.a_opcode[2] |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_i.a_valid |
Yes |
Yes |
T46 |
Yes |
T46 |
INPUT |
regs_tl_d_o.a_ready |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_error |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_user.data_intg[0] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_user.data_intg[2:1] |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_user.data_intg[3] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_user.data_intg[5:4] |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_user.data_intg[6] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_user.rsp_intg[1:0] |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_user.rsp_intg[3:2] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_user.rsp_intg[5:4] |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_user.rsp_intg[6] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_data[31:0] |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_sink |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_source[0] |
Yes |
Yes |
*T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_source[5:1] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
regs_tl_d_o.d_size[0] |
No |
No |
|
No |
|
OUTPUT |
regs_tl_d_o.d_size[1] |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
regs_tl_d_o.d_opcode[0] |
Yes |
Yes |
*T46 |
Yes |
T46 |
OUTPUT |
regs_tl_d_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
regs_tl_d_o.d_valid |
Yes |
Yes |
T46 |
Yes |
T46 |
OUTPUT |
mem_tl_d_i.d_ready |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
mem_tl_d_i.a_user.data_intg[6:0] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_user.instr_type[3:0] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_data[31:0] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_mask[3:0] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_address[1:0] |
No |
No |
|
No |
|
INPUT |
mem_tl_d_i.a_address[11:2] |
Yes |
Yes |
T54,*T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_address[15:12] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_address[16] |
Yes |
Yes |
*T54,*T46,*T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_address[31:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_source[4:0] |
Yes |
Yes |
*T54,*T135,*T136 |
Yes |
T54,T135,T136 |
INPUT |
mem_tl_d_i.a_source[5] |
No |
No |
|
No |
|
INPUT |
mem_tl_d_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_size[0] |
No |
No |
|
No |
|
INPUT |
mem_tl_d_i.a_size[1] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
mem_tl_d_i.a_opcode[1:0] |
No |
No |
|
No |
|
INPUT |
mem_tl_d_i.a_opcode[2] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_i.a_valid |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
INPUT |
mem_tl_d_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
mem_tl_d_o.d_error |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T31 |
OUTPUT |
mem_tl_d_o.d_user.data_intg[6:0] |
Yes |
Yes |
T54,T135,T136 |
Yes |
T54,T135,T136 |
OUTPUT |
mem_tl_d_o.d_user.rsp_intg[2:0] |
Yes |
Yes |
*T54,*T46,*T135 |
Yes |
T54,T46,T135 |
OUTPUT |
mem_tl_d_o.d_user.rsp_intg[3] |
No |
No |
|
No |
|
OUTPUT |
mem_tl_d_o.d_user.rsp_intg[5:4] |
Yes |
Yes |
*T54,*T46,*T135 |
Yes |
T54,T46,T135 |
OUTPUT |
mem_tl_d_o.d_user.rsp_intg[6] |
No |
No |
|
No |
|
OUTPUT |
mem_tl_d_o.d_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T2,T3,T31 |
OUTPUT |
mem_tl_d_o.d_sink |
No |
No |
|
No |
|
OUTPUT |
mem_tl_d_o.d_source[4:0] |
Yes |
Yes |
*T54,*T135,*T136 |
Yes |
T54,T135,T136 |
OUTPUT |
mem_tl_d_o.d_source[5] |
No |
No |
|
No |
|
OUTPUT |
mem_tl_d_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
mem_tl_d_o.d_size[0] |
No |
No |
|
No |
|
OUTPUT |
mem_tl_d_o.d_size[1] |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
OUTPUT |
mem_tl_d_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
mem_tl_d_o.d_opcode[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T2,T3,T31 |
OUTPUT |
mem_tl_d_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
mem_tl_d_o.d_valid |
Yes |
Yes |
T54,T46,T135 |
Yes |
T54,T46,T135 |
OUTPUT |
sba_tl_h_o.d_ready |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.data_intg[6:0] |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
OUTPUT |
sba_tl_h_o.a_user.cmd_intg[6:0] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.instr_type[0] |
Yes |
Yes |
*T2,*T3,*T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.instr_type[2:1] |
No |
No |
|
No |
|
OUTPUT |
sba_tl_h_o.a_user.instr_type[3] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
sba_tl_h_o.a_data[31:0] |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
OUTPUT |
sba_tl_h_o.a_mask[3:0] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_address[1:0] |
No |
No |
|
No |
|
OUTPUT |
sba_tl_h_o.a_address[31:2] |
Yes |
Yes |
T31,T54,T46 |
Yes |
T31,T54,T46 |
OUTPUT |
sba_tl_h_o.a_source[5:0] |
No |
No |
|
No |
|
OUTPUT |
sba_tl_h_o.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
sba_tl_h_o.a_size[0] |
No |
No |
|
No |
|
OUTPUT |
sba_tl_h_o.a_size[1] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
sba_tl_h_o.a_opcode[1:0] |
No |
No |
|
No |
|
OUTPUT |
sba_tl_h_o.a_opcode[2] |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
sba_tl_h_o.a_valid |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
OUTPUT |
sba_tl_h_i.a_ready |
Yes |
Yes |
T2,T3,T31 |
Yes |
T1,T2,T3 |
INPUT |
sba_tl_h_i.d_error |
No |
No |
|
No |
|
INPUT |
sba_tl_h_i.d_user.data_intg[6:0] |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
INPUT |
sba_tl_h_i.d_user.rsp_intg[1:0] |
Yes |
Yes |
T46,T134,T100 |
Yes |
T46,T134,T100 |
INPUT |
sba_tl_h_i.d_user.rsp_intg[2] |
No |
No |
|
No |
|
INPUT |
sba_tl_h_i.d_user.rsp_intg[5:3] |
Yes |
Yes |
*T54,T46,T134 |
Yes |
T54,T46,T134 |
INPUT |
sba_tl_h_i.d_user.rsp_intg[6] |
No |
No |
|
No |
|
INPUT |
sba_tl_h_i.d_data[31:0] |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
INPUT |
sba_tl_h_i.d_sink |
No |
No |
|
No |
|
INPUT |
sba_tl_h_i.d_source[5:0] |
No |
No |
|
No |
|
INPUT |
sba_tl_h_i.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
sba_tl_h_i.d_size[0] |
No |
No |
|
No |
|
INPUT |
sba_tl_h_i.d_size[1] |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
INPUT |
sba_tl_h_i.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
sba_tl_h_i.d_opcode[0] |
Yes |
Yes |
*T54,*T46,*T134 |
Yes |
T54,T46,T134 |
INPUT |
sba_tl_h_i.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
sba_tl_h_i.d_valid |
Yes |
Yes |
T54,T46,T134 |
Yes |
T54,T46,T134 |
INPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T120,T106,T107 |
Yes |
T120,T106,T107 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T106,T107,T175 |
Yes |
T106,T175,T241 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T106,T175,T241 |
Yes |
T106,T107,T175 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T120,T106,T107 |
Yes |
T120,T106,T107 |
OUTPUT |
jtag_i.tdi |
Yes |
Yes |
T31,T54,T46 |
Yes |
T31,T54,T46 |
INPUT |
jtag_i.trst_n |
Yes |
Yes |
T31,T46,T100 |
Yes |
T31,T54,T46 |
INPUT |
jtag_i.tms |
Yes |
Yes |
T31,T54,T46 |
Yes |
T31,T54,T46 |
INPUT |
jtag_i.tck |
Yes |
Yes |
T31,T54,T46 |
Yes |
T31,T54,T46 |
INPUT |
jtag_o.tdo_oe |
Yes |
Yes |
T31,T54,T46 |
Yes |
T31,T54,T46 |
OUTPUT |
jtag_o.tdo |
Yes |
Yes |
T31,T54,T46 |
Yes |
T31,T54,T46 |
OUTPUT |