Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T13 |
1 | 0 | Covered | T14,T15,T13 |
1 | 1 | Covered | T14,T15,T13 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T13 |
1 | 0 | Covered | T14,T15,T13 |
1 | 1 | Covered | T14,T15,T13 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
192 |
0 |
0 |
T13 |
42948 |
6 |
0 |
0 |
T14 |
39835 |
9 |
0 |
0 |
T15 |
0 |
11 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
T45 |
12113 |
0 |
0 |
0 |
T46 |
405571 |
49 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
6 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T68 |
23934 |
0 |
0 |
0 |
T74 |
53780 |
0 |
0 |
0 |
T79 |
35817 |
0 |
0 |
0 |
T97 |
0 |
6 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T124 |
56637 |
0 |
0 |
0 |
T125 |
55877 |
0 |
0 |
0 |
T126 |
15376 |
0 |
0 |
0 |
T127 |
54283 |
0 |
0 |
0 |
T128 |
42087 |
0 |
0 |
0 |
T129 |
24899 |
0 |
0 |
0 |
T130 |
16240 |
0 |
0 |
0 |
T134 |
35083 |
0 |
0 |
0 |
T160 |
21819 |
0 |
0 |
0 |
T168 |
118281 |
0 |
0 |
0 |
T180 |
151056 |
0 |
0 |
0 |
T211 |
39628 |
0 |
0 |
0 |
T344 |
58602 |
0 |
0 |
0 |
T401 |
0 |
8 |
0 |
0 |
T402 |
0 |
6 |
0 |
0 |
T403 |
21142 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
200 |
0 |
0 |
T13 |
832 |
7 |
0 |
0 |
T14 |
77780 |
10 |
0 |
0 |
T15 |
0 |
12 |
0 |
0 |
T18 |
0 |
8 |
0 |
0 |
T45 |
23440 |
0 |
0 |
0 |
T46 |
405571 |
49 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T50 |
0 |
8 |
0 |
0 |
T51 |
0 |
8 |
0 |
0 |
T52 |
0 |
16 |
0 |
0 |
T53 |
0 |
16 |
0 |
0 |
T68 |
46629 |
0 |
0 |
0 |
T74 |
53780 |
0 |
0 |
0 |
T79 |
35817 |
0 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T123 |
0 |
8 |
0 |
0 |
T124 |
110847 |
0 |
0 |
0 |
T125 |
109798 |
0 |
0 |
0 |
T126 |
29588 |
0 |
0 |
0 |
T127 |
105881 |
0 |
0 |
0 |
T128 |
82515 |
0 |
0 |
0 |
T129 |
48562 |
0 |
0 |
0 |
T130 |
31433 |
0 |
0 |
0 |
T134 |
35083 |
0 |
0 |
0 |
T160 |
21819 |
0 |
0 |
0 |
T168 |
118281 |
0 |
0 |
0 |
T180 |
151056 |
0 |
0 |
0 |
T211 |
39628 |
0 |
0 |
0 |
T240 |
0 |
1 |
0 |
0 |
T344 |
58602 |
0 |
0 |
0 |
T401 |
0 |
6 |
0 |
0 |
T402 |
0 |
6 |
0 |
0 |
T403 |
21142 |
0 |
0 |
0 |