Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : xbar_peri
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.72 89.72

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_top_earlgrey_xbar_peri_0.1/rtl/autogen/xbar_peri.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_xbar_peri 89.72 89.72



Module Instance : tb.dut.top_earlgrey.u_xbar_peri

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.72 89.72


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.72 89.72


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.60 92.83 90.98 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : xbar_peri
TotalCoveredPercent
Totals 562 370 65.84
Total Bits 7060 6334 89.72
Total Bits 0->1 3530 3167 89.72
Total Bits 1->0 3530 3167 89.72

Ports 562 370 65.84
Port Bits 7060 6334 89.72
Port Bits 0->1 3530 3167 89.72
Port Bits 1->0 3530 3167 89.72

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_peri_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_peri_ni Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_main_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.instr_type[2:1] No No No INPUT
tl_main_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_address[31:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 INPUT
tl_main_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_main_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_main_i.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 INPUT
tl_main_i.a_opcode[1] No No No INPUT
tl_main_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_i.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_main_o.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_error Yes Yes T3,T143,T124 Yes T3,T143,T124 OUTPUT
tl_main_o.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_user.rsp_intg[5:0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_user.rsp_intg[6] No No No OUTPUT
tl_main_o.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_sink No No No OUTPUT
tl_main_o.d_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_main_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_main_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_main_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_main_o.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.data_intg[6:0] Yes Yes T31,T244,T125 Yes T31,T244,T125 OUTPUT
tl_uart0_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart0_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_data[31:0] Yes Yes T31,T244,T125 Yes T31,T244,T125 OUTPUT
tl_uart0_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_uart0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_uart0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart0_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_uart0_o.a_opcode[1] No No No OUTPUT
tl_uart0_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart0_o.a_valid Yes Yes T31,T244,T125 Yes T31,T244,T125 OUTPUT
tl_uart0_i.a_ready Yes Yes T244,T125,T245 Yes T244,T125,T245 INPUT
tl_uart0_i.d_error No No No INPUT
tl_uart0_i.d_user.data_intg[6:0] Yes Yes T244,T125,T151 Yes T244,T125,T151 INPUT
tl_uart0_i.d_user.rsp_intg[1:0] Yes Yes T244,T125,T245 Yes T244,T125,T245 INPUT
tl_uart0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart0_i.d_user.rsp_intg[5:4] Yes Yes T144,*T104,*T150 Yes T244,T125,T245 INPUT
tl_uart0_i.d_user.rsp_intg[6] No No No INPUT
tl_uart0_i.d_data[31:0] Yes Yes T244,T125,T245 Yes T244,T125,T245 INPUT
tl_uart0_i.d_sink No No No INPUT
tl_uart0_i.d_source[1:0] Yes Yes *T23,*T244,*T125 Yes T23,T244,T125 INPUT
tl_uart0_i.d_source[5:2] No No No INPUT
tl_uart0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_size[0] No No No INPUT
tl_uart0_i.d_size[1] Yes Yes T144,T104,T150 Yes T244,T125,T245 INPUT
tl_uart0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_opcode[0] Yes Yes *T244,*T125,*T245 Yes T244,T125,T245 INPUT
tl_uart0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart0_i.d_valid Yes Yes T244,T125,T245 Yes T244,T125,T245 INPUT
tl_uart1_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.data_intg[6:0] Yes Yes T151,T246,T119 Yes T151,T246,T119 OUTPUT
tl_uart1_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart1_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_data[31:0] Yes Yes T151,T246,T119 Yes T151,T246,T119 OUTPUT
tl_uart1_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_uart1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_uart1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart1_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_uart1_o.a_opcode[1] No No No OUTPUT
tl_uart1_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart1_o.a_valid Yes Yes T151,T94,T104 Yes T151,T94,T104 OUTPUT
tl_uart1_i.a_ready Yes Yes T151,T94,T104 Yes T151,T94,T104 INPUT
tl_uart1_i.d_error No No No INPUT
tl_uart1_i.d_user.data_intg[6:0] Yes Yes T151,T246,T119 Yes T151,T246,T119 INPUT
tl_uart1_i.d_user.rsp_intg[1:0] Yes Yes T151,T104,T246 Yes T151,T94,T104 INPUT
tl_uart1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart1_i.d_user.rsp_intg[5:4] Yes Yes *T104,*T150,T23 Yes T151,T94,T104 INPUT
tl_uart1_i.d_user.rsp_intg[6] No No No INPUT
tl_uart1_i.d_data[31:0] Yes Yes T151,T104,T246 Yes T151,T94,T104 INPUT
tl_uart1_i.d_sink No No No INPUT
tl_uart1_i.d_source[1:0] Yes Yes *T23,*T151,*T246 Yes T23,T151,T246 INPUT
tl_uart1_i.d_source[5:2] No No No INPUT
tl_uart1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_size[0] No No No INPUT
tl_uart1_i.d_size[1] Yes Yes T104,T150,T23 Yes T151,T94,T104 INPUT
tl_uart1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_opcode[0] Yes Yes *T151,*T246,*T119 Yes T151,T246,T119 INPUT
tl_uart1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart1_i.d_valid Yes Yes T151,T94,T104 Yes T151,T94,T104 INPUT
tl_uart2_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.data_intg[6:0] Yes Yes T247,T151,T248 Yes T247,T151,T248 OUTPUT
tl_uart2_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart2_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_data[31:0] Yes Yes T247,T151,T248 Yes T247,T151,T248 OUTPUT
tl_uart2_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_uart2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_uart2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart2_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_uart2_o.a_opcode[1] No No No OUTPUT
tl_uart2_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart2_o.a_valid Yes Yes T247,T151,T248 Yes T247,T151,T248 OUTPUT
tl_uart2_i.a_ready Yes Yes T247,T151,T248 Yes T247,T151,T248 INPUT
tl_uart2_i.d_error No No No INPUT
tl_uart2_i.d_user.data_intg[6:0] Yes Yes T247,T151,T248 Yes T247,T151,T248 INPUT
tl_uart2_i.d_user.rsp_intg[1:0] Yes Yes T247,T151,T248 Yes T247,T151,T248 INPUT
tl_uart2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart2_i.d_user.rsp_intg[5:4] Yes Yes *T104,*T150,T23 Yes T247,T151,T248 INPUT
tl_uart2_i.d_user.rsp_intg[6] No No No INPUT
tl_uart2_i.d_data[31:0] Yes Yes T247,T151,T248 Yes T247,T151,T248 INPUT
tl_uart2_i.d_sink No No No INPUT
tl_uart2_i.d_source[1:0] Yes Yes *T23,*T247,*T151 Yes T23,T247,T151 INPUT
tl_uart2_i.d_source[5:2] No No No INPUT
tl_uart2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_size[0] No No No INPUT
tl_uart2_i.d_size[1] Yes Yes T104,T150,T23 Yes T247,T151,T248 INPUT
tl_uart2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_opcode[0] Yes Yes *T247,*T151,*T248 Yes T247,T151,T248 INPUT
tl_uart2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart2_i.d_valid Yes Yes T247,T151,T248 Yes T247,T151,T248 INPUT
tl_uart3_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.data_intg[6:0] Yes Yes T151,T249,T250 Yes T151,T249,T250 OUTPUT
tl_uart3_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.instr_type[2:1] No No No OUTPUT
tl_uart3_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_data[31:0] Yes Yes T151,T249,T250 Yes T151,T249,T250 OUTPUT
tl_uart3_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_uart3_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_uart3_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_uart3_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_uart3_o.a_opcode[1] No No No OUTPUT
tl_uart3_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_uart3_o.a_valid Yes Yes T151,T249,T250 Yes T151,T249,T250 OUTPUT
tl_uart3_i.a_ready Yes Yes T151,T249,T250 Yes T151,T249,T250 INPUT
tl_uart3_i.d_error No No No INPUT
tl_uart3_i.d_user.data_intg[6:0] Yes Yes T151,T249,T250 Yes T151,T249,T250 INPUT
tl_uart3_i.d_user.rsp_intg[1:0] Yes Yes T151,T249,T250 Yes T151,T249,T250 INPUT
tl_uart3_i.d_user.rsp_intg[3:2] No No No INPUT
tl_uart3_i.d_user.rsp_intg[5:4] Yes Yes *T104,*T150,T23 Yes T151,T249,T250 INPUT
tl_uart3_i.d_user.rsp_intg[6] No No No INPUT
tl_uart3_i.d_data[31:0] Yes Yes T151,T249,T250 Yes T151,T249,T250 INPUT
tl_uart3_i.d_sink No No No INPUT
tl_uart3_i.d_source[1:0] Yes Yes *T23,*T151,*T249 Yes T23,T151,T249 INPUT
tl_uart3_i.d_source[5:2] No No No INPUT
tl_uart3_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_size[0] No No No INPUT
tl_uart3_i.d_size[1] Yes Yes T104,T150,T23 Yes T151,T249,T250 INPUT
tl_uart3_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_opcode[0] Yes Yes *T151,*T249,*T250 Yes T151,T249,T250 INPUT
tl_uart3_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_uart3_i.d_valid Yes Yes T151,T249,T250 Yes T151,T249,T250 INPUT
tl_i2c0_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.data_intg[6:0] Yes Yes T152,T220,T221 Yes T152,T220,T221 OUTPUT
tl_i2c0_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c0_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_data[31:0] Yes Yes T152,T220,T221 Yes T152,T220,T221 OUTPUT
tl_i2c0_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_i2c0_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_i2c0_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c0_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_i2c0_o.a_opcode[1] No No No OUTPUT
tl_i2c0_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c0_o.a_valid Yes Yes T94,T104,T152 Yes T94,T104,T152 OUTPUT
tl_i2c0_i.a_ready Yes Yes T94,T104,T152 Yes T94,T104,T152 INPUT
tl_i2c0_i.d_error No No No INPUT
tl_i2c0_i.d_user.data_intg[6:0] Yes Yes T152,T220,T221 Yes T152,T220,T221 INPUT
tl_i2c0_i.d_user.rsp_intg[1:0] Yes Yes T104,T152,T220 Yes T94,T104,T152 INPUT
tl_i2c0_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c0_i.d_user.rsp_intg[5:4] Yes Yes *T104,*T150,*T217 Yes T94,T104,T152 INPUT
tl_i2c0_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c0_i.d_data[31:0] Yes Yes T104,T152,T220 Yes T94,T104,T152 INPUT
tl_i2c0_i.d_sink No No No INPUT
tl_i2c0_i.d_source[0] No No No INPUT
tl_i2c0_i.d_source[1] Yes Yes *T104,*T152,*T220 Yes T94,T104,T152 INPUT
tl_i2c0_i.d_source[5:2] No No No INPUT
tl_i2c0_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_size[0] No No No INPUT
tl_i2c0_i.d_size[1] Yes Yes T104,T150,T217 Yes T94,T104,T152 INPUT
tl_i2c0_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_opcode[0] Yes Yes *T152,*T220,*T221 Yes T152,T220,T221 INPUT
tl_i2c0_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c0_i.d_valid Yes Yes T94,T104,T152 Yes T94,T104,T152 INPUT
tl_i2c1_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.data_intg[6:0] Yes Yes T108,T152,T118 Yes T108,T152,T118 OUTPUT
tl_i2c1_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c1_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_data[31:0] Yes Yes T108,T152,T118 Yes T108,T152,T118 OUTPUT
tl_i2c1_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_i2c1_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_i2c1_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c1_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_i2c1_o.a_opcode[1] No No No OUTPUT
tl_i2c1_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c1_o.a_valid Yes Yes T108,T94,T104 Yes T108,T94,T104 OUTPUT
tl_i2c1_i.a_ready Yes Yes T108,T94,T104 Yes T108,T94,T104 INPUT
tl_i2c1_i.d_error No No No INPUT
tl_i2c1_i.d_user.data_intg[6:0] Yes Yes T108,T152,T118 Yes T108,T152,T118 INPUT
tl_i2c1_i.d_user.rsp_intg[1:0] Yes Yes T108,T104,T152 Yes T108,T94,T104 INPUT
tl_i2c1_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c1_i.d_user.rsp_intg[5:4] Yes Yes *T104,*T150,*T217 Yes T108,T94,T104 INPUT
tl_i2c1_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c1_i.d_data[31:0] Yes Yes T108,T104,T152 Yes T108,T94,T104 INPUT
tl_i2c1_i.d_sink No No No INPUT
tl_i2c1_i.d_source[0] No No No INPUT
tl_i2c1_i.d_source[1] Yes Yes *T108,*T152,*T118 Yes T108,T94,T152 INPUT
tl_i2c1_i.d_source[5:2] No No No INPUT
tl_i2c1_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_size[0] No No No INPUT
tl_i2c1_i.d_size[1] Yes Yes T104,T150,T217 Yes T108,T94,T104 INPUT
tl_i2c1_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_opcode[0] Yes Yes *T108,*T152,*T118 Yes T108,T152,T118 INPUT
tl_i2c1_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c1_i.d_valid Yes Yes T108,T94,T104 Yes T108,T94,T104 INPUT
tl_i2c2_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.data_intg[6:0] Yes Yes T216,T152,T219 Yes T216,T152,T219 OUTPUT
tl_i2c2_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.instr_type[2:1] No No No OUTPUT
tl_i2c2_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_data[31:0] Yes Yes T216,T152,T219 Yes T216,T152,T219 OUTPUT
tl_i2c2_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_i2c2_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_i2c2_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_i2c2_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_i2c2_o.a_opcode[1] No No No OUTPUT
tl_i2c2_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_i2c2_o.a_valid Yes Yes T216,T94,T104 Yes T216,T94,T104 OUTPUT
tl_i2c2_i.a_ready Yes Yes T216,T94,T104 Yes T216,T94,T104 INPUT
tl_i2c2_i.d_error No No No INPUT
tl_i2c2_i.d_user.data_intg[6:0] Yes Yes T216,T152,T219 Yes T216,T152,T219 INPUT
tl_i2c2_i.d_user.rsp_intg[1:0] Yes Yes T216,T104,T152 Yes T216,T94,T104 INPUT
tl_i2c2_i.d_user.rsp_intg[3:2] No No No INPUT
tl_i2c2_i.d_user.rsp_intg[5:4] Yes Yes *T104,*T150,*T217 Yes T216,T94,T104 INPUT
tl_i2c2_i.d_user.rsp_intg[6] No No No INPUT
tl_i2c2_i.d_data[31:0] Yes Yes T216,T104,T152 Yes T216,T94,T104 INPUT
tl_i2c2_i.d_sink No No No INPUT
tl_i2c2_i.d_source[0] No No No INPUT
tl_i2c2_i.d_source[1] Yes Yes *T216,*T152,*T219 Yes T216,T94,T152 INPUT
tl_i2c2_i.d_source[5:2] No No No INPUT
tl_i2c2_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_size[0] No No No INPUT
tl_i2c2_i.d_size[1] Yes Yes T104,T150,T217 Yes T216,T94,T104 INPUT
tl_i2c2_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_opcode[0] Yes Yes *T216,*T152,*T219 Yes T216,T152,T219 INPUT
tl_i2c2_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_i2c2_i.d_valid Yes Yes T216,T94,T104 Yes T216,T94,T104 INPUT
tl_pattgen_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.data_intg[6:0] Yes Yes T46,T145,T333 Yes T46,T145,T333 OUTPUT
tl_pattgen_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pattgen_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_data[31:0] Yes Yes T46,T145,T333 Yes T46,T145,T333 OUTPUT
tl_pattgen_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_pattgen_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_pattgen_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pattgen_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_pattgen_o.a_opcode[1] No No No OUTPUT
tl_pattgen_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pattgen_o.a_valid Yes Yes T46,T94,T95 Yes T46,T94,T95 OUTPUT
tl_pattgen_i.a_ready Yes Yes T46,T94,T95 Yes T46,T94,T95 INPUT
tl_pattgen_i.d_error No No No INPUT
tl_pattgen_i.d_user.data_intg[6:0] Yes Yes T46,T145,T333 Yes T46,T145,T333 INPUT
tl_pattgen_i.d_user.rsp_intg[1:0] Yes Yes T46,T145,T333 Yes T46,T94,T95 INPUT
tl_pattgen_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pattgen_i.d_user.rsp_intg[5:4] Yes Yes T46,*T145,*T333 Yes T46,T94,T95 INPUT
tl_pattgen_i.d_user.rsp_intg[6] No No No INPUT
tl_pattgen_i.d_data[31:0] Yes Yes T46,T145,T333 Yes T46,T94,T95 INPUT
tl_pattgen_i.d_sink No No No INPUT
tl_pattgen_i.d_source[1:0] Yes Yes *T46,*T145,*T333 Yes T46,T145,T333 INPUT
tl_pattgen_i.d_source[5:2] No No No INPUT
tl_pattgen_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_size[0] No No No INPUT
tl_pattgen_i.d_size[1] Yes Yes T46 Yes T46,T94,T95 INPUT
tl_pattgen_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_opcode[0] Yes Yes *T46,*T145,*T333 Yes T46,T145,T333 INPUT
tl_pattgen_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pattgen_i.d_valid Yes Yes T46,T94,T95 Yes T46,T94,T95 INPUT
tl_pwm_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.data_intg[6:0] Yes Yes T1,T63,T261 Yes T1,T63,T261 OUTPUT
tl_pwm_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwm_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_data[31:0] Yes Yes T1,T63,T261 Yes T1,T63,T261 OUTPUT
tl_pwm_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_pwm_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_pwm_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwm_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_pwm_aon_o.a_opcode[1] No No No OUTPUT
tl_pwm_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwm_aon_o.a_valid Yes Yes T1,T63,T261 Yes T1,T63,T261 OUTPUT
tl_pwm_aon_i.a_ready Yes Yes T1,T63,T261 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_error No No No INPUT
tl_pwm_aon_i.d_user.data_intg[6:0] Yes Yes T1,T63,T261 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T63,T261 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwm_aon_i.d_user.rsp_intg[5:4] Yes Yes T46,*T1,*T63 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwm_aon_i.d_data[31:0] Yes Yes T1,T63,T261 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_sink No No No INPUT
tl_pwm_aon_i.d_source[1:0] Yes Yes *T46,*T1,*T63 Yes T46,T1,T63 INPUT
tl_pwm_aon_i.d_source[5:2] No No No INPUT
tl_pwm_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_size[0] No No No INPUT
tl_pwm_aon_i.d_size[1] Yes Yes T46 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_opcode[0] Yes Yes *T1,*T63,*T261 Yes T1,T63,T261 INPUT
tl_pwm_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwm_aon_i.d_valid Yes Yes T1,T63,T261 Yes T1,T63,T261 INPUT
tl_gpio_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.instr_type[2:1] No No No OUTPUT
tl_gpio_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_gpio_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_gpio_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_gpio_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_gpio_o.a_opcode[1] No No No OUTPUT
tl_gpio_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_gpio_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_gpio_i.d_error No No No INPUT
tl_gpio_i.d_user.data_intg[6:0] Yes Yes T16,T152,T25 Yes T16,T152,T25 INPUT
tl_gpio_i.d_user.rsp_intg[1:0] Yes Yes T16,T152,T25 Yes T1,T14,T15 INPUT
tl_gpio_i.d_user.rsp_intg[3:2] No No No INPUT
tl_gpio_i.d_user.rsp_intg[5:4] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_gpio_i.d_user.rsp_intg[6] No No No INPUT
tl_gpio_i.d_data[31:0] Yes Yes T16,T152,T25 Yes T1,T14,T15 INPUT
tl_gpio_i.d_sink No No No INPUT
tl_gpio_i.d_source[0] No No No INPUT
tl_gpio_i.d_source[1] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_gpio_i.d_source[5:2] No No No INPUT
tl_gpio_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_size[0] No No No INPUT
tl_gpio_i.d_size[1] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_gpio_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_gpio_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_gpio_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_spi_device_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.data_intg[6:0] Yes Yes T145,T38,T58 Yes T145,T38,T58 OUTPUT
tl_spi_device_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.instr_type[2:1] No No No OUTPUT
tl_spi_device_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_data[31:0] Yes Yes T145,T38,T58 Yes T145,T38,T58 OUTPUT
tl_spi_device_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_spi_device_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_spi_device_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_spi_device_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_spi_device_o.a_opcode[1] No No No OUTPUT
tl_spi_device_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_spi_device_o.a_valid Yes Yes T94,T95,T145 Yes T94,T95,T145 OUTPUT
tl_spi_device_i.a_ready Yes Yes T94,T95,T145 Yes T94,T95,T145 INPUT
tl_spi_device_i.d_error No No No INPUT
tl_spi_device_i.d_user.data_intg[6:0] Yes Yes T145,T38,T58 Yes T145,T38,T58 INPUT
tl_spi_device_i.d_user.rsp_intg[1:0] Yes Yes T145,T38,T58 Yes T145,T38,T58 INPUT
tl_spi_device_i.d_user.rsp_intg[3:2] No No No INPUT
tl_spi_device_i.d_user.rsp_intg[5:4] Yes Yes T38,T58,T59 Yes T94,T95,T145 INPUT
tl_spi_device_i.d_user.rsp_intg[6] No No No INPUT
tl_spi_device_i.d_data[31:0] Yes Yes T94,T95,T145 Yes T145,T38,T58 INPUT
tl_spi_device_i.d_sink No No No INPUT
tl_spi_device_i.d_source[0] No No No INPUT
tl_spi_device_i.d_source[1] Yes Yes *T145,*T38,*T58 Yes T94,T95,T145 INPUT
tl_spi_device_i.d_source[5:2] No No No INPUT
tl_spi_device_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_size[0] No No No INPUT
tl_spi_device_i.d_size[1] Yes Yes T38,T58,T59 Yes T94,T95,T145 INPUT
tl_spi_device_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_opcode[0] Yes Yes *T94,*T95,*T145 Yes T145,T38,T58 INPUT
tl_spi_device_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_spi_device_i.d_valid Yes Yes T94,T95,T145 Yes T94,T95,T145 INPUT
tl_rv_timer_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.data_intg[6:0] Yes Yes T1,T261,T145 Yes T1,T261,T145 OUTPUT
tl_rv_timer_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rv_timer_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_data[31:0] Yes Yes T1,T261,T145 Yes T1,T261,T145 OUTPUT
tl_rv_timer_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_rv_timer_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_rv_timer_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rv_timer_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_rv_timer_o.a_opcode[1] No No No OUTPUT
tl_rv_timer_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rv_timer_o.a_valid Yes Yes T1,T261,T94 Yes T1,T261,T94 OUTPUT
tl_rv_timer_i.a_ready Yes Yes T1,T261,T94 Yes T1,T261,T94 INPUT
tl_rv_timer_i.d_error No No No INPUT
tl_rv_timer_i.d_user.data_intg[6:0] Yes Yes T145,T273,T274 Yes T145,T273,T274 INPUT
tl_rv_timer_i.d_user.rsp_intg[1:0] Yes Yes T1,T261,T145 Yes T1,T261,T94 INPUT
tl_rv_timer_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rv_timer_i.d_user.rsp_intg[5:4] Yes Yes *T313,*T1,*T261 Yes T1,T261,T94 INPUT
tl_rv_timer_i.d_user.rsp_intg[6] No No No INPUT
tl_rv_timer_i.d_data[31:0] Yes Yes T1,T261,T273 Yes T1,T261,T94 INPUT
tl_rv_timer_i.d_sink No No No INPUT
tl_rv_timer_i.d_source[0] No No No INPUT
tl_rv_timer_i.d_source[1] Yes Yes *T1,*T261,*T145 Yes T1,T261,T94 INPUT
tl_rv_timer_i.d_source[5:2] No No No INPUT
tl_rv_timer_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_size[0] No No No INPUT
tl_rv_timer_i.d_size[1] Yes Yes T313 Yes T1,T261,T94 INPUT
tl_rv_timer_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_opcode[0] Yes Yes *T1,*T261,*T145 Yes T1,T261,T145 INPUT
tl_rv_timer_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rv_timer_i.d_valid Yes Yes T1,T261,T94 Yes T1,T261,T94 INPUT
tl_pwrmgr_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T65 Yes T1,T2,T65 OUTPUT
tl_pwrmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pwrmgr_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_data[31:0] Yes Yes T1,T2,T65 Yes T1,T2,T65 OUTPUT
tl_pwrmgr_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_pwrmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_pwrmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pwrmgr_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_pwrmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_pwrmgr_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pwrmgr_aon_o.a_valid Yes Yes T1,T2,T99 Yes T1,T2,T99 OUTPUT
tl_pwrmgr_aon_i.a_ready Yes Yes T1,T2,T99 Yes T1,T2,T99 INPUT
tl_pwrmgr_aon_i.d_error No No No INPUT
tl_pwrmgr_aon_i.d_user.data_intg[6:0] Yes Yes T1,T2,T65 Yes T1,T2,T65 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T65 Yes T1,T2,T99 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T5,*T46,*T334 Yes T1,T2,T99 INPUT
tl_pwrmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pwrmgr_aon_i.d_data[31:0] Yes Yes T1,T2,T65 Yes T1,T2,T99 INPUT
tl_pwrmgr_aon_i.d_sink No No No INPUT
tl_pwrmgr_aon_i.d_source[1:0] Yes Yes *T46,*T1,*T2 Yes T46,T1,T2 INPUT
tl_pwrmgr_aon_i.d_source[5:2] No No No INPUT
tl_pwrmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_size[0] No No No INPUT
tl_pwrmgr_aon_i.d_size[1] Yes Yes T5,T46,T334 Yes T1,T2,T99 INPUT
tl_pwrmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T65 Yes T1,T2,T65 INPUT
tl_pwrmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pwrmgr_aon_i.d_valid Yes Yes T1,T2,T99 Yes T1,T2,T99 INPUT
tl_rstmgr_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_rstmgr_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_rstmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_rstmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_rstmgr_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_rstmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_rstmgr_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_rstmgr_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_error No No No INPUT
tl_rstmgr_aon_i.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_rstmgr_aon_i.d_data[31:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_sink No No No INPUT
tl_rstmgr_aon_i.d_source[1:0] Yes Yes *T46,*T2,*T3 Yes T46,T1,T2 INPUT
tl_rstmgr_aon_i.d_source[5:2] No No No INPUT
tl_rstmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_size[0] No No No INPUT
tl_rstmgr_aon_i.d_size[1] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_rstmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_rstmgr_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.data_intg[6:0] Yes Yes T31,T244,T64 Yes T31,T244,T64 OUTPUT
tl_clkmgr_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_clkmgr_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_data[31:0] Yes Yes T67,T31,T244 Yes T67,T31,T244 OUTPUT
tl_clkmgr_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_clkmgr_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_clkmgr_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_clkmgr_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_clkmgr_aon_o.a_opcode[1] No No No OUTPUT
tl_clkmgr_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_clkmgr_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_error No No No INPUT
tl_clkmgr_aon_i.d_user.data_intg[6:0] Yes Yes T244,T64,T125 Yes T244,T64,T125 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[1:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[5:4] Yes Yes *T2,*T3,T31 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_clkmgr_aon_i.d_data[31:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_sink No No No INPUT
tl_clkmgr_aon_i.d_source[1:0] Yes Yes *T23,*T164,*T2 Yes T23,T164,T1 INPUT
tl_clkmgr_aon_i.d_source[5:2] No No No INPUT
tl_clkmgr_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_size[0] No No No INPUT
tl_clkmgr_aon_i.d_size[1] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_clkmgr_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_opcode[0] Yes Yes *T31,*T244,*T64 Yes T31,T244,T64 INPUT
tl_clkmgr_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_clkmgr_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_pinmux_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_pinmux_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_pinmux_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_pinmux_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_pinmux_aon_o.a_opcode[1] No No No OUTPUT
tl_pinmux_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_pinmux_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_error No No No INPUT
tl_pinmux_aon_i.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[2] No No No INPUT
tl_pinmux_aon_i.d_user.rsp_intg[5:3] Yes Yes *T28,*T29,*T30 Yes T28,T29,T30 INPUT
tl_pinmux_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_pinmux_aon_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_sink No No No INPUT
tl_pinmux_aon_i.d_source[5:0] Yes Yes *T46,*T1,*T2 Yes T46,T1,T2 INPUT
tl_pinmux_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 INPUT
tl_pinmux_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_pinmux_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_pinmux_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__core_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_otp_ctrl__core_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_otp_ctrl__core_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__core_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_otp_ctrl__core_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__core_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__core_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_error No No No INPUT
tl_otp_ctrl__core_i.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[3:2] No No No INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[5:4] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__core_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_sink No No No INPUT
tl_otp_ctrl__core_i.d_source[1:0] Yes Yes *T46,*T59,*T186 Yes T46,T59,T186 INPUT
tl_otp_ctrl__core_i.d_source[5:2] No No No INPUT
tl_otp_ctrl__core_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_size[0] No No No INPUT
tl_otp_ctrl__core_i.d_size[1] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__core_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_opcode[0] Yes Yes *T1,*T157,*T187 Yes T157,T187,T127 INPUT
tl_otp_ctrl__core_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__core_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__prim_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.data_intg[6:0] Yes Yes T46 Yes T46 OUTPUT
tl_otp_ctrl__prim_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[2:1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_data[31:0] Yes Yes T46 Yes T46 OUTPUT
tl_otp_ctrl__prim_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_otp_ctrl__prim_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_otp_ctrl__prim_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_otp_ctrl__prim_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_otp_ctrl__prim_o.a_opcode[1] No No No OUTPUT
tl_otp_ctrl__prim_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_otp_ctrl__prim_o.a_valid Yes Yes T46 Yes T46 OUTPUT
tl_otp_ctrl__prim_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_otp_ctrl__prim_i.d_error Yes Yes T1,T2,T3 Yes T2,T3,T31 INPUT
tl_otp_ctrl__prim_i.d_user.data_intg[6:0] Yes Yes T46 Yes T46 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[2:0] Yes Yes *T46,*T1,*T2 Yes T46,T2,T3 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[3] No No No INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[5:4] Yes Yes *T46,*T2,*T3 Yes T46,T1,T2 INPUT
tl_otp_ctrl__prim_i.d_user.rsp_intg[6] No No No INPUT
tl_otp_ctrl__prim_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T2,T3,T31 INPUT
tl_otp_ctrl__prim_i.d_sink No No No INPUT
tl_otp_ctrl__prim_i.d_source[0] Yes Yes *T46 Yes T46 INPUT
tl_otp_ctrl__prim_i.d_source[5:1] No No No INPUT
tl_otp_ctrl__prim_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_size[0] No No No INPUT
tl_otp_ctrl__prim_i.d_size[1] Yes Yes T46 Yes T46 INPUT
tl_otp_ctrl__prim_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T2,T3,T31 INPUT
tl_otp_ctrl__prim_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_otp_ctrl__prim_i.d_valid Yes Yes T46 Yes T46 INPUT
tl_lc_ctrl_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.data_intg[6:0] Yes Yes T157,T161,T44 Yes T157,T161,T44 OUTPUT
tl_lc_ctrl_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.instr_type[2:1] No No No OUTPUT
tl_lc_ctrl_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_data[31:0] Yes Yes T157,T161,T44 Yes T157,T161,T44 OUTPUT
tl_lc_ctrl_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_lc_ctrl_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_lc_ctrl_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_lc_ctrl_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_lc_ctrl_o.a_opcode[1] No No No OUTPUT
tl_lc_ctrl_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_lc_ctrl_o.a_valid Yes Yes T157,T161,T44 Yes T157,T161,T44 OUTPUT
tl_lc_ctrl_i.a_ready Yes Yes T157,T161,T44 Yes T157,T161,T44 INPUT
tl_lc_ctrl_i.d_error No No No INPUT
tl_lc_ctrl_i.d_user.data_intg[6:0] Yes Yes T161,T44,T54 Yes T161,T44,T54 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[1:0] Yes Yes T44,T46,T93 Yes T44,T46,T93 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[3:2] No No No INPUT
tl_lc_ctrl_i.d_user.rsp_intg[5:4] Yes Yes T157,T161,T44 Yes T157,T161,T44 INPUT
tl_lc_ctrl_i.d_user.rsp_intg[6] No No No INPUT
tl_lc_ctrl_i.d_data[31:0] Yes Yes T157,T44,T54 Yes T157,T44,T54 INPUT
tl_lc_ctrl_i.d_sink No No No INPUT
tl_lc_ctrl_i.d_source[1:0] Yes Yes *T54,*T46,*T135 Yes T54,T46,T135 INPUT
tl_lc_ctrl_i.d_source[5:2] No No No INPUT
tl_lc_ctrl_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_size[0] No No No INPUT
tl_lc_ctrl_i.d_size[1] Yes Yes T157,T161,T44 Yes T157,T161,T44 INPUT
tl_lc_ctrl_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_opcode[0] Yes Yes *T157,*T161,*T44 Yes T157,T161,T44 INPUT
tl_lc_ctrl_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_lc_ctrl_i.d_valid Yes Yes T157,T161,T44 Yes T157,T161,T44 INPUT
tl_sensor_ctrl_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_sensor_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_sensor_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sensor_ctrl_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sensor_ctrl_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_error No No No INPUT
tl_sensor_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T72,T82,T18 Yes T72,T82,T18 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T72,T82,T18 Yes T94,T72,T82 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sensor_ctrl_aon_i.d_data[31:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_sink No No No INPUT
tl_sensor_ctrl_aon_i.d_source[0] No No No INPUT
tl_sensor_ctrl_aon_i.d_source[1] Yes Yes *T2,*T3,*T31 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_sensor_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_size[0] No No No INPUT
tl_sensor_ctrl_aon_i.d_size[1] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_opcode[0] Yes Yes *T2,*T3,*T31 Yes T1,T2,T3 INPUT
tl_sensor_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sensor_ctrl_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_alert_handler_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.data_intg[6:0] Yes Yes T1,T3,T31 Yes T1,T3,T31 OUTPUT
tl_alert_handler_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.instr_type[2:1] No No No OUTPUT
tl_alert_handler_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_data[31:0] Yes Yes T1,T3,T31 Yes T1,T3,T31 OUTPUT
tl_alert_handler_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_alert_handler_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_alert_handler_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_alert_handler_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_alert_handler_o.a_opcode[1] No No No OUTPUT
tl_alert_handler_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_alert_handler_o.a_valid Yes Yes T1,T3,T31 Yes T1,T3,T31 OUTPUT
tl_alert_handler_i.a_ready Yes Yes T1,T3,T31 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_error No No No INPUT
tl_alert_handler_i.d_user.data_intg[6:0] Yes Yes T1,T3,T31 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_user.rsp_intg[1:0] Yes Yes T1,T3,T31 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_user.rsp_intg[3:2] No No No INPUT
tl_alert_handler_i.d_user.rsp_intg[5:4] Yes Yes T3,T31,T99 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_user.rsp_intg[6] No No No INPUT
tl_alert_handler_i.d_data[31:0] Yes Yes T1,T3,T31 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_sink No No No INPUT
tl_alert_handler_i.d_source[1:0] Yes Yes *T23,*T164,*T1 Yes T23,T164,T1 INPUT
tl_alert_handler_i.d_source[5:2] No No No INPUT
tl_alert_handler_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_size[0] No No No INPUT
tl_alert_handler_i.d_size[1] Yes Yes T3,T31,T99 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_opcode[0] Yes Yes *T1,*T3,*T31 Yes T1,T3,T31 INPUT
tl_alert_handler_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_alert_handler_i.d_valid Yes Yes T1,T3,T31 Yes T1,T3,T31 INPUT
tl_sram_ctrl_ret_aon__regs_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.data_intg[6:0] Yes Yes T2,T70,T116 Yes T2,T70,T116 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_data[31:0] Yes Yes T2,T70,T116 Yes T2,T70,T116 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__regs_o.a_valid Yes Yes T2,T70,T94 Yes T2,T70,T94 OUTPUT
tl_sram_ctrl_ret_aon__regs_i.a_ready Yes Yes T2,T70,T94 Yes T2,T70,T94 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_error No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[5:0] Yes Yes T2,*T70,T206 Yes T2,T70,T206 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.data_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[1:0] Yes Yes T2,T70,T206 Yes T2,T70,T94 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[5:4] Yes Yes T2,T206,T298 Yes T2,T70,T94 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_data[31:0] Yes Yes T2,T70,T206 Yes T2,T70,T94 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[0] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[1] Yes Yes *T2,*T70,*T206 Yes T2,T70,T206 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__regs_i.d_size[1] Yes Yes T2,T206,T298 Yes T2,T70,T94 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[0] Yes Yes *T2,*T70,*T206 Yes T2,T70,T116 INPUT
tl_sram_ctrl_ret_aon__regs_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__regs_i.d_valid Yes Yes T2,T70,T94 Yes T2,T70,T94 INPUT
tl_sram_ctrl_ret_aon__ram_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.data_intg[6:0] Yes Yes T2,T3,T31 Yes T2,T3,T31 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[1] No No No OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sram_ctrl_ret_aon__ram_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_error Yes Yes T1,T2,T3 Yes T2,T3,T31 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.data_intg[6:0] Yes Yes T2,T3,T31 Yes T2,T3,T31 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[2:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[3] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[5:4] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_user.rsp_intg[6] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_data[31:0] Yes Yes T2,T3,T31 Yes T2,T3,T31 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_sink No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[1:0] Yes Yes *T55,*T56,*T132 Yes T55,T56,T132 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[5:2] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[0] No No No INPUT
tl_sram_ctrl_ret_aon__ram_i.d_size[1] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_sram_ctrl_ret_aon__ram_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sram_ctrl_ret_aon__ram_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_aon_timer_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_aon_timer_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_aon_timer_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_aon_timer_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_aon_timer_aon_o.a_opcode[1] No No No OUTPUT
tl_aon_timer_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_aon_timer_aon_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_error No No No INPUT
tl_aon_timer_aon_i.d_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[5:4] Yes Yes T2,T3,T99 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_aon_timer_aon_i.d_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_sink No No No INPUT
tl_aon_timer_aon_i.d_source[1:0] Yes Yes *T23,*T164,*T1 Yes T23,T164,T1 INPUT
tl_aon_timer_aon_i.d_source[5:2] No No No INPUT
tl_aon_timer_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_size[0] No No No INPUT
tl_aon_timer_aon_i.d_size[1] Yes Yes T2,T3,T99 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_opcode[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_aon_timer_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_aon_timer_aon_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_sysrst_ctrl_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T5,T275,T335 Yes T5,T275,T335 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_data[31:0] Yes Yes T5,T275,T335 Yes T5,T275,T335 OUTPUT
tl_sysrst_ctrl_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_sysrst_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_sysrst_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_sysrst_ctrl_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_sysrst_ctrl_aon_o.a_valid Yes Yes T5,T275,T335 Yes T5,T275,T335 OUTPUT
tl_sysrst_ctrl_aon_i.a_ready Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_error No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_sysrst_ctrl_aon_i.d_data[31:0] Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_sink No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[0] No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[1] Yes Yes *T5,*T275,*T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_sysrst_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_size[0] No No No INPUT
tl_sysrst_ctrl_aon_i.d_size[1] Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_opcode[0] Yes Yes *T5,*T275,*T335 Yes T5,T275,T335 INPUT
tl_sysrst_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_sysrst_ctrl_aon_i.d_valid Yes Yes T5,T275,T335 Yes T5,T275,T335 INPUT
tl_adc_ctrl_aon_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.data_intg[6:0] Yes Yes T1,T47,T72 Yes T1,T47,T72 OUTPUT
tl_adc_ctrl_aon_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[2:1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_data[31:0] Yes Yes T1,T47,T72 Yes T1,T47,T72 OUTPUT
tl_adc_ctrl_aon_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_adc_ctrl_aon_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_adc_ctrl_aon_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_adc_ctrl_aon_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_adc_ctrl_aon_o.a_opcode[1] No No No OUTPUT
tl_adc_ctrl_aon_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_adc_ctrl_aon_o.a_valid Yes Yes T1,T47,T94 Yes T1,T47,T94 OUTPUT
tl_adc_ctrl_aon_i.a_ready Yes Yes T1,T47,T94 Yes T1,T47,T94 INPUT
tl_adc_ctrl_aon_i.d_error No No No INPUT
tl_adc_ctrl_aon_i.d_user.data_intg[6:0] Yes Yes T72,T152,T18 Yes T47,T72,T152 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[1:0] Yes Yes T1,T47,T72 Yes T1,T47,T94 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[3:2] No No No INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[5:4] Yes Yes T47,T240,T23 Yes T1,T47,T94 INPUT
tl_adc_ctrl_aon_i.d_user.rsp_intg[6] No No No INPUT
tl_adc_ctrl_aon_i.d_data[31:0] Yes Yes T1,T47,T72 Yes T1,T47,T94 INPUT
tl_adc_ctrl_aon_i.d_sink No No No INPUT
tl_adc_ctrl_aon_i.d_source[1:0] Yes Yes *T23,*T164,*T1 Yes T23,T164,T1 INPUT
tl_adc_ctrl_aon_i.d_source[5:2] No No No INPUT
tl_adc_ctrl_aon_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_size[0] No No No INPUT
tl_adc_ctrl_aon_i.d_size[1] Yes Yes T47,T240,T23 Yes T1,T47,T94 INPUT
tl_adc_ctrl_aon_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_opcode[0] Yes Yes *T1,*T72,*T152 Yes T1,T47,T72 INPUT
tl_adc_ctrl_aon_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_adc_ctrl_aon_i.d_valid Yes Yes T1,T47,T94 Yes T1,T47,T94 INPUT
tl_ast_o.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.data_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.instr_type[2:1] No No No OUTPUT
tl_ast_o.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_user.rsvd[4:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_data[31:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_address[31:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_source[5:0] Yes Yes *T54,*T46,*T55 Yes T54,T46,T55 OUTPUT
tl_ast_o.a_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_size[1:0] Yes Yes T28,T29,T30 Yes T28,T29,T30 OUTPUT
tl_ast_o.a_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_ast_o.a_opcode[0] Yes Yes *T46,*T55,*T56 Yes T46,T55,T56 OUTPUT
tl_ast_o.a_opcode[1] No No No OUTPUT
tl_ast_o.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_o.a_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
tl_ast_i.a_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_ast_i.d_error No No No INPUT
tl_ast_i.d_user.data_intg[6:0] No No No INPUT
tl_ast_i.d_user.rsp_intg[1:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_ast_i.d_user.rsp_intg[3:2] No No No INPUT
tl_ast_i.d_user.rsp_intg[4] Yes Yes *T2,*T3,*T31 Yes T1,T2,T3 INPUT
tl_ast_i.d_user.rsp_intg[6:5] No No No INPUT
tl_ast_i.d_data[31:0] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_ast_i.d_sink No No No INPUT
tl_ast_i.d_source[0] No No No INPUT
tl_ast_i.d_source[5:1] Yes Yes T46,*T55,T56 Yes T46,T55,T56 INPUT
tl_ast_i.d_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_size[0] No No No INPUT
tl_ast_i.d_size[1] Yes Yes T2,T3,T31 Yes T1,T2,T3 INPUT
tl_ast_i.d_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_opcode[0] No No No INPUT
tl_ast_i.d_opcode[2:1] Unreachable Unreachable Unreachable INPUT
tl_ast_i.d_valid Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
scanmode_i[3:0] Unreachable Unreachable Unreachable INPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%