Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
480 |
0 |
0 |
T46 |
401895 |
480 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
1 |
0 |
0 |
T46 |
401895 |
1 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
387 |
0 |
0 |
T46 |
401895 |
387 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
1 |
0 |
0 |
T46 |
401895 |
1 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
406 |
0 |
0 |
T46 |
401895 |
406 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
1 |
0 |
0 |
T46 |
401895 |
1 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
475 |
0 |
0 |
T46 |
401895 |
475 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
1 |
0 |
0 |
T46 |
401895 |
1 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
473 |
0 |
0 |
T46 |
401895 |
473 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
1 |
0 |
0 |
T46 |
401895 |
1 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T46 |
1 | 1 | Covered | T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T46 |
0 |
0 |
1 |
Covered |
T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
458 |
0 |
0 |
T46 |
401895 |
458 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
1 |
0 |
0 |
T46 |
401895 |
1 |
0 |
0 |
T74 |
53163 |
0 |
0 |
0 |
T79 |
35295 |
0 |
0 |
0 |
T134 |
34528 |
0 |
0 |
0 |
T160 |
21463 |
0 |
0 |
0 |
T168 |
116993 |
0 |
0 |
0 |
T180 |
149521 |
0 |
0 |
0 |
T211 |
38914 |
0 |
0 |
0 |
T344 |
57809 |
0 |
0 |
0 |
T403 |
20776 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T14,T15,T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T14,T15,T46 |
1 | 1 | Covered | T14,T15,T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T15,T13 |
1 | 0 | Covered | T14,T15,T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T14,T15,T46 |
1 | 1 | Covered | T14,T15,T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T13 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T15,T46 |
0 |
0 |
1 |
Covered |
T14,T15,T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T14,T15,T46 |
0 |
0 |
1 |
Covered |
T14,T15,T13 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
13041 |
0 |
0 |
T14 |
38575 |
1188 |
0 |
0 |
T15 |
0 |
1936 |
0 |
0 |
T18 |
0 |
802 |
0 |
0 |
T45 |
11589 |
0 |
0 |
0 |
T46 |
0 |
421 |
0 |
0 |
T49 |
0 |
331 |
0 |
0 |
T50 |
0 |
789 |
0 |
0 |
T51 |
0 |
753 |
0 |
0 |
T52 |
0 |
1586 |
0 |
0 |
T53 |
0 |
1423 |
0 |
0 |
T68 |
23108 |
0 |
0 |
0 |
T123 |
0 |
786 |
0 |
0 |
T124 |
55019 |
0 |
0 |
0 |
T125 |
54573 |
0 |
0 |
0 |
T126 |
14600 |
0 |
0 |
0 |
T127 |
52493 |
0 |
0 |
0 |
T128 |
40981 |
0 |
0 |
0 |
T129 |
24075 |
0 |
0 |
0 |
T130 |
15542 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1336705 |
1169787 |
0 |
0 |
T1 |
623 |
460 |
0 |
0 |
T2 |
1328 |
1163 |
0 |
0 |
T3 |
925 |
762 |
0 |
0 |
T31 |
894 |
729 |
0 |
0 |
T63 |
1601 |
1437 |
0 |
0 |
T65 |
618 |
454 |
0 |
0 |
T66 |
651 |
487 |
0 |
0 |
T67 |
917 |
755 |
0 |
0 |
T99 |
900 |
735 |
0 |
0 |
T108 |
704 |
540 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
35 |
0 |
0 |
T14 |
38575 |
4 |
0 |
0 |
T15 |
0 |
6 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T45 |
11589 |
0 |
0 |
0 |
T46 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T68 |
23108 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T124 |
55019 |
0 |
0 |
0 |
T125 |
54573 |
0 |
0 |
0 |
T126 |
14600 |
0 |
0 |
0 |
T127 |
52493 |
0 |
0 |
0 |
T128 |
40981 |
0 |
0 |
0 |
T129 |
24075 |
0 |
0 |
0 |
T130 |
15542 |
0 |
0 |
0 |
T401 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
101885381 |
101259447 |
0 |
0 |
T1 |
56164 |
55371 |
0 |
0 |
T2 |
73341 |
72904 |
0 |
0 |
T3 |
55924 |
55455 |
0 |
0 |
T31 |
59930 |
59489 |
0 |
0 |
T63 |
113297 |
112869 |
0 |
0 |
T65 |
41866 |
41412 |
0 |
0 |
T66 |
39343 |
39000 |
0 |
0 |
T67 |
92952 |
91919 |
0 |
0 |
T99 |
66488 |
65900 |
0 |
0 |
T108 |
51276 |
50902 |
0 |
0 |