Toggle Coverage for Module :
gpio
| Total | Covered | Percent |
Totals |
33 |
33 |
100.00 |
Total Bits |
540 |
540 |
100.00 |
Total Bits 0->1 |
270 |
270 |
100.00 |
Total Bits 1->0 |
270 |
270 |
100.00 |
| | | |
Ports |
33 |
33 |
100.00 |
Port Bits |
540 |
540 |
100.00 |
Port Bits 0->1 |
270 |
270 |
100.00 |
Port Bits 1->0 |
270 |
270 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T3,T64,T30 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[5:0] |
Yes |
Yes |
*T76,*T77,*T78 |
Yes |
T76,T77,T78 |
INPUT |
tl_i.a_address[17:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T66,*T79,*T49 |
Yes |
T66,T79,T49 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T49,T80,T81 |
Yes |
T49,T80,T81 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T15,T288,T23 |
Yes |
T15,T288,T23 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T15,T288,T23 |
Yes |
T15,T61,T185 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T15,T288,T23 |
Yes |
T15,T61,T185 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T76,*T77,*T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T76,T77,T78 |
Yes |
T76,T77,T78 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T3,*T64,*T30 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
intr_gpio_o[31:0] |
Yes |
Yes |
T288,T23,T25 |
Yes |
T288,T23,T25 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T153,T82,T61 |
Yes |
T153,T82,T61 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T153,T82,T85 |
Yes |
T153,T82,T85 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T153,T82,T85 |
Yes |
T153,T82,T85 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T153,T82,T61 |
Yes |
T153,T82,T61 |
OUTPUT |
cio_gpio_i[31:0] |
Yes |
Yes |
T15,T23,T24 |
Yes |
T15,T23,T24 |
INPUT |
cio_gpio_o[31:0] |
Yes |
Yes |
T15,T23,T24 |
Yes |
T15,T23,T24 |
OUTPUT |
cio_gpio_en_o[31:0] |
Yes |
Yes |
T23,T25,T26 |
Yes |
T15,T23,T24 |
OUTPUT |
*Tests covering at least one bit in the range