Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T46,T44 |
0 | 1 | Covered | T4,T46,T44 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T46,T44 |
1 | 1 | Covered | T4,T46,T44 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
722 |
603 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T15 |
31 |
30 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T45 |
45 |
44 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T66 |
3 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T72 |
65 |
64 |
0 |
0 |
T104 |
1 |
0 |
0 |
0 |
T119 |
0 |
15 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
T177 |
1 |
0 |
0 |
0 |
T178 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1599 |
707 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T30 |
3 |
2 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T90 |
1 |
0 |
0 |
0 |
T126 |
1 |
0 |
0 |
0 |
T148 |
2 |
1 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
1 |
0 |
0 |
T181 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T46,T44 |
0 | 1 | Covered | T4,T46,T44 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T46,T44 |
1 | 1 | Covered | T4,T46,T44 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
722 |
603 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T15 |
31 |
30 |
0 |
0 |
T44 |
15 |
14 |
0 |
0 |
T45 |
45 |
44 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T66 |
3 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T72 |
65 |
64 |
0 |
0 |
T104 |
1 |
0 |
0 |
0 |
T119 |
0 |
15 |
0 |
0 |
T174 |
0 |
2 |
0 |
0 |
T177 |
1 |
0 |
0 |
0 |
T178 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1599 |
707 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T30 |
3 |
2 |
0 |
0 |
T31 |
2 |
1 |
0 |
0 |
T32 |
2 |
1 |
0 |
0 |
T46 |
1 |
0 |
0 |
0 |
T65 |
1 |
0 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T90 |
1 |
0 |
0 |
0 |
T126 |
1 |
0 |
0 |
0 |
T148 |
2 |
1 |
0 |
0 |
T166 |
0 |
2 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
1 |
0 |
0 |
T181 |
1 |
0 |
0 |
0 |