Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T49,T50,T51 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T47,T48 |
| 1 | 0 | Covered | T18,T47,T48 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T18,T47,T48 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T47,T49,T56 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T18,T47,T48 |
| 1 | - | Covered | T18,T47,T48 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T18,T47,T48 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T47,T48 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T18,T47,T48 |
| 0 |
0 |
1 |
Covered |
T18,T47,T48 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T18,T47,T48 |
| 0 |
0 |
1 |
Covered |
T18,T47,T48 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
3204505 |
0 |
0 |
| T18 |
126891 |
837 |
0 |
0 |
| T47 |
33808 |
307 |
0 |
0 |
| T48 |
0 |
1511 |
0 |
0 |
| T49 |
245918 |
1267 |
0 |
0 |
| T52 |
0 |
593 |
0 |
0 |
| T53 |
0 |
1003 |
0 |
0 |
| T54 |
0 |
438 |
0 |
0 |
| T55 |
0 |
328 |
0 |
0 |
| T58 |
0 |
785 |
0 |
0 |
| T59 |
0 |
1440 |
0 |
0 |
| T67 |
956518 |
0 |
0 |
0 |
| T80 |
267419 |
0 |
0 |
0 |
| T100 |
0 |
667 |
0 |
0 |
| T101 |
0 |
728 |
0 |
0 |
| T102 |
0 |
739 |
0 |
0 |
| T103 |
44019 |
0 |
0 |
0 |
| T104 |
54452 |
0 |
0 |
0 |
| T105 |
70946 |
0 |
0 |
0 |
| T106 |
182428 |
0 |
0 |
0 |
| T107 |
36902 |
0 |
0 |
0 |
| T108 |
87712 |
0 |
0 |
0 |
| T109 |
66189 |
0 |
0 |
0 |
| T110 |
361042 |
0 |
0 |
0 |
| T115 |
400012 |
0 |
0 |
0 |
| T120 |
15472 |
0 |
0 |
0 |
| T142 |
0 |
706 |
0 |
0 |
| T143 |
0 |
11233 |
0 |
0 |
| T144 |
0 |
941 |
0 |
0 |
| T198 |
137253 |
0 |
0 |
0 |
| T294 |
24079 |
0 |
0 |
0 |
| T310 |
55416 |
0 |
0 |
0 |
| T329 |
0 |
1440 |
0 |
0 |
| T330 |
0 |
928 |
0 |
0 |
| T331 |
0 |
2036 |
0 |
0 |
| T356 |
85012 |
0 |
0 |
0 |
| T357 |
80005 |
0 |
0 |
0 |
| T359 |
0 |
674 |
0 |
0 |
| T360 |
0 |
450 |
0 |
0 |
| T361 |
38711 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
37365200 |
32686850 |
0 |
0 |
| T1 |
8800 |
4750 |
0 |
0 |
| T2 |
15600 |
11550 |
0 |
0 |
| T3 |
31075 |
26975 |
0 |
0 |
| T30 |
33150 |
29075 |
0 |
0 |
| T31 |
21025 |
16900 |
0 |
0 |
| T60 |
11575 |
7550 |
0 |
0 |
| T64 |
1270100 |
1266050 |
0 |
0 |
| T65 |
17200 |
13125 |
0 |
0 |
| T89 |
19775 |
15675 |
0 |
0 |
| T90 |
19700 |
15675 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7927 |
0 |
0 |
| T18 |
126891 |
2 |
0 |
0 |
| T47 |
33808 |
1 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T49 |
245918 |
3 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
1 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T58 |
0 |
2 |
0 |
0 |
| T59 |
0 |
4 |
0 |
0 |
| T67 |
956518 |
0 |
0 |
0 |
| T80 |
267419 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
0 |
2 |
0 |
0 |
| T103 |
44019 |
0 |
0 |
0 |
| T104 |
54452 |
0 |
0 |
0 |
| T105 |
70946 |
0 |
0 |
0 |
| T106 |
182428 |
0 |
0 |
0 |
| T107 |
36902 |
0 |
0 |
0 |
| T108 |
87712 |
0 |
0 |
0 |
| T109 |
66189 |
0 |
0 |
0 |
| T110 |
361042 |
0 |
0 |
0 |
| T115 |
400012 |
0 |
0 |
0 |
| T120 |
15472 |
0 |
0 |
0 |
| T142 |
0 |
2 |
0 |
0 |
| T143 |
0 |
28 |
0 |
0 |
| T144 |
0 |
2 |
0 |
0 |
| T198 |
137253 |
0 |
0 |
0 |
| T294 |
24079 |
0 |
0 |
0 |
| T310 |
55416 |
0 |
0 |
0 |
| T329 |
0 |
4 |
0 |
0 |
| T330 |
0 |
2 |
0 |
0 |
| T331 |
0 |
5 |
0 |
0 |
| T356 |
85012 |
0 |
0 |
0 |
| T357 |
80005 |
0 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T361 |
38711 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
484025 |
468350 |
0 |
0 |
| T2 |
1402725 |
1380775 |
0 |
0 |
| T3 |
2078175 |
2063650 |
0 |
0 |
| T30 |
2529875 |
2517400 |
0 |
0 |
| T31 |
1402500 |
1390750 |
0 |
0 |
| T60 |
663550 |
654125 |
0 |
0 |
| T64 |
3130850 |
3129275 |
0 |
0 |
| T65 |
1093875 |
1086575 |
0 |
0 |
| T89 |
1701125 |
1688750 |
0 |
0 |
| T90 |
1615525 |
1606450 |
0 |
0 |