Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T343 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T343 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
206 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
5 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
206 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
5 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T343 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T343 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
206 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
5 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
206 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
6 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
5 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
T410 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
253 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
6 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
5 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
253 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
6 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
5 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
253 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
6 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
5 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
253 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
17 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
6 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
5 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
203 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
11 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
203 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
11 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
203 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
11 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
203 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
5 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
11 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
9 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
213 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
14 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
7 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
213 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
14 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
7 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
213 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
14 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
7 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
213 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
9 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
4 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
14 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
7 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
227 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
15 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
11 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
227 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
15 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
11 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T49,T340,T143 |
1 | 1 | Covered | T143,T144,T145 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T49,T340,T143 |
1 | 0 | Covered | T143,T144,T145 |
1 | 1 | Covered | T49,T340,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
227 |
0 |
0 |
T49 |
478827 |
1 |
0 |
0 |
T90 |
39172 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T232 |
100778 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
15 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
11 |
0 |
0 |
T379 |
160635 |
0 |
0 |
0 |
T380 |
48489 |
0 |
0 |
0 |
T381 |
39578 |
0 |
0 |
0 |
T382 |
92555 |
0 |
0 |
0 |
T383 |
157302 |
0 |
0 |
0 |
T384 |
398900 |
0 |
0 |
0 |
T385 |
419590 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
227 |
0 |
0 |
T49 |
4272 |
1 |
0 |
0 |
T90 |
549 |
0 |
0 |
0 |
T143 |
0 |
3 |
0 |
0 |
T144 |
0 |
2 |
0 |
0 |
T145 |
0 |
11 |
0 |
0 |
T232 |
9300 |
0 |
0 |
0 |
T339 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T341 |
0 |
15 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T371 |
0 |
11 |
0 |
0 |
T379 |
1522 |
0 |
0 |
0 |
T380 |
719 |
0 |
0 |
0 |
T381 |
527 |
0 |
0 |
0 |
T382 |
1033 |
0 |
0 |
0 |
T383 |
1622 |
0 |
0 |
0 |
T384 |
3624 |
0 |
0 |
0 |
T385 |
6229 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T45,T47 |
1 | 0 | Covered | T18,T45,T47 |
1 | 1 | Covered | T18,T45,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T45,T47 |
1 | 0 | Covered | T18,T45,T47 |
1 | 1 | Covered | T18,T45,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1489527 |
220 |
0 |
0 |
T18 |
3568 |
4 |
0 |
0 |
T24 |
0 |
5 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T80 |
560 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
830 |
0 |
0 |
0 |
T102 |
476 |
0 |
0 |
0 |
T103 |
4806 |
0 |
0 |
0 |
T104 |
431 |
0 |
0 |
0 |
T105 |
524 |
0 |
0 |
0 |
T106 |
574 |
0 |
0 |
0 |
T107 |
1809 |
0 |
0 |
0 |
T108 |
492 |
0 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117178862 |
223 |
0 |
0 |
T18 |
151292 |
4 |
0 |
0 |
T24 |
0 |
6 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T80 |
44460 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
60278 |
0 |
0 |
0 |
T102 |
28281 |
0 |
0 |
0 |
T103 |
549572 |
0 |
0 |
0 |
T104 |
24365 |
0 |
0 |
0 |
T105 |
37045 |
0 |
0 |
0 |
T106 |
42377 |
0 |
0 |
0 |
T107 |
165159 |
0 |
0 |
0 |
T108 |
35230 |
0 |
0 |
0 |
T370 |
0 |
2 |
0 |
0 |