Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.55 95.29 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 772259752 3032 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 772259752 3032 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 772259752 3032 0 0
T1 331211 1 0 0
T2 136635 1 0 0
T3 67522 1 0 0
T13 590350 1 0 0
T30 220870 4 0 0
T31 163914 2 0 0
T32 244079 4 0 0
T61 237114 4 0 0
T84 136843 1 0 0
T85 588053 1 0 0
T120 481893 0 0 0
T172 315386 0 0 0
T174 89196 4 0 0
T176 0 4 0 0
T177 0 10 0 0
T191 229197 0 0 0
T211 172922 0 0 0
T286 0 3 0 0
T287 0 4 0 0
T288 0 7 0 0
T289 652840 0 0 0
T290 296966 0 0 0
T291 571585 0 0 0
T292 365535 0 0 0
T293 123821 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 772259752 3032 0 0
T1 331211 1 0 0
T2 136635 1 0 0
T3 67522 1 0 0
T13 590350 1 0 0
T30 220870 4 0 0
T31 163914 2 0 0
T32 244079 4 0 0
T61 237114 4 0 0
T84 136843 1 0 0
T85 588053 1 0 0
T120 481893 0 0 0
T172 315386 0 0 0
T174 89196 4 0 0
T176 0 4 0 0
T177 0 10 0 0
T191 229197 0 0 0
T211 172922 0 0 0
T286 0 3 0 0
T287 0 4 0 0
T288 0 7 0 0
T289 652840 0 0 0
T290 296966 0 0 0
T291 571585 0 0 0
T292 365535 0 0 0
T293 123821 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 386129876 32 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 386129876 32 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 386129876 32 0 0
T120 481893 0 0 0
T172 315386 0 0 0
T174 89196 4 0 0
T176 0 4 0 0
T177 0 10 0 0
T191 229197 0 0 0
T211 172922 0 0 0
T286 0 3 0 0
T287 0 4 0 0
T288 0 7 0 0
T289 652840 0 0 0
T290 296966 0 0 0
T291 571585 0 0 0
T292 365535 0 0 0
T293 123821 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 386129876 32 0 0
T120 481893 0 0 0
T172 315386 0 0 0
T174 89196 4 0 0
T176 0 4 0 0
T177 0 10 0 0
T191 229197 0 0 0
T211 172922 0 0 0
T286 0 3 0 0
T287 0 4 0 0
T288 0 7 0 0
T289 652840 0 0 0
T290 296966 0 0 0
T291 571585 0 0 0
T292 365535 0 0 0
T293 123821 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 386129876 3000 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 386129876 3000 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 386129876 3000 0 0
T1 331211 1 0 0
T2 136635 1 0 0
T3 67522 1 0 0
T13 590350 1 0 0
T30 220870 4 0 0
T31 163914 2 0 0
T32 244079 4 0 0
T61 237114 4 0 0
T84 136843 1 0 0
T85 588053 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 386129876 3000 0 0
T1 331211 1 0 0
T2 136635 1 0 0
T3 67522 1 0 0
T13 590350 1 0 0
T30 220870 4 0 0
T31 163914 2 0 0
T32 244079 4 0 0
T61 237114 4 0 0
T84 136843 1 0 0
T85 588053 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%