Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.01 66.67 100.00 94.37

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 91.07 76.19 100.00 97.01



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 76.19 100.00 97.01


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.56 95.49 94.26 95.69 94.98 97.38


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.36 95.44 93.85 95.69 94.79 97.02
u_ast 94.57 94.57
u_padring 99.20 99.77 100.00 96.22 100.00 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL241666.67
CONT_ASSIGN21311100.00
CONT_ASSIGN21411100.00
CONT_ASSIGN797100.00
CONT_ASSIGN808100.00
CONT_ASSIGN833100.00
CONT_ASSIGN840100.00
CONT_ASSIGN84711100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN85611100.00
CONT_ASSIGN85811100.00
CONT_ASSIGN862100.00
CONT_ASSIGN86511100.00
ALWAYS1010300.00
CONT_ASSIGN104211100.00
CONT_ASSIGN105911100.00
CONT_ASSIGN106011100.00
CONT_ASSIGN106111100.00
CONT_ASSIGN106211100.00
CONT_ASSIGN106611100.00
CONT_ASSIGN106711100.00
CONT_ASSIGN106811100.00
CONT_ASSIGN106911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
213 1 1
214 1 1
797 0 1
808 0 1
833 0 1
840 0 1
847 1 1
850 1 1
856 1 1
858 1 1
862 0 1
865 1 1
1010 0 1
1011 0 1
1012 0 1
1042 1 1
1059 1 1
1060 1 1
1061 1 1
1062 1 1
1066 1 1
1067 1 1
1068 1 1
1069 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT58,T59,T193

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 71 64 90.14
Total Bits 142 134 94.37
Total Bits 0->1 71 70 98.59
Total Bits 1->0 71 64 90.14

Ports 71 64 90.14
Port Bits 142 134 94.37
Port Bits 0->1 71 70 98.59
Port Bits 1->0 71 64 90.14

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T4,T5,T6 Yes T1,T2,T3 INOUT
USB_P Yes Yes T16,T17,T7 Yes T16,T17,T7 INOUT
USB_N Yes Yes T16,T17,T22 Yes T16,T17,T22 INOUT
CC1 No No Yes T7,T8,T9 INOUT
CC2 No No Yes T7,T8,T9 INOUT
FLASH_TEST_VOLT No No Yes T7,T8,T9 INOUT
FLASH_TEST_MODE0 No No Yes T7,T8,T9 INOUT
FLASH_TEST_MODE1 No No Yes T7,T8,T9 INOUT
OTP_EXT_VOLT No No Yes T7,T8,T9 INOUT
SPI_HOST_D0 Yes Yes T10,T11,T12 Yes T10,T7,T11 INOUT
SPI_HOST_D1 Yes Yes T10,T12,T34 Yes T10,T12,T34 INOUT
SPI_HOST_D2 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_HOST_D3 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_HOST_CLK Yes Yes T10,T11,T12 Yes T10,T7,T11 INOUT
SPI_HOST_CS_L Yes Yes T10,T11,T12 Yes T10,T7,T11 INOUT
SPI_DEV_D0 Yes Yes T10,T39,T40 Yes T10,T39,T40 INOUT
SPI_DEV_D1 Yes Yes T10,T39,T40 Yes T10,T39,T40 INOUT
SPI_DEV_D2 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_DEV_D3 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_DEV_CLK Yes Yes T10,T39,T40 Yes T10,T7,T39 INOUT
SPI_DEV_CS_L Yes Yes T10,T7,T11 Yes T10,T7,T11 INOUT
IOR8 Yes Yes T19,T98,T20 Yes T19,T98,T20 INOUT
IOR9 Yes Yes T19,T20,T21 Yes T19,T98,T20 INOUT
AST_MISC No No No INOUT
IOA0 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
IOA1 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
IOA2 Yes Yes T15,T191,T192 Yes T15,T191,T192 INOUT
IOA3 Yes Yes T15,T23,T24 Yes T7,T15,T23 INOUT
IOA4 Yes Yes T15,T189,T190 Yes T15,T189,T190 INOUT
IOA5 Yes Yes T15,T189,T190 Yes T15,T189,T190 INOUT
IOA6 Yes Yes T15,T23,T24 Yes T15,T23,T24 INOUT
IOA7 Yes Yes T169,T195,T39 Yes T169,T195,T39 INOUT
IOA8 Yes Yes T169,T195,T15 Yes T169,T195,T7 INOUT
IOB0 Yes Yes T33,T27,T28 Yes T33,T8,T27 INOUT
IOB1 Yes Yes T33,T27,T28 Yes T33,T8,T27 INOUT
IOB2 Yes Yes T27,T28,T29 Yes T27,T28,T29 INOUT
IOB3 Yes Yes T19,T98,T20 Yes T98,T20,T7 INOUT
IOB4 Yes Yes T196,T33,T197 Yes T7,T196,T33 INOUT
IOB5 Yes Yes T7,T196,T197 Yes T7,T196,T197 INOUT
IOB6 Yes Yes T19,T98,T20 Yes T98,T20,T21 INOUT
IOB7 Yes Yes T18,T45,T15 Yes T19,T18,T45 INOUT
IOB8 Yes Yes T98,T20,T21 Yes T98,T198,T199 INOUT
IOB9 Yes Yes T19,T200,T201 Yes T19,T200,T201 INOUT
IOB10 Yes Yes T200,T201,T122 Yes T200,T201,T122 INOUT
IOB11 Yes Yes T202,T122,T203 Yes T202,T122,T203 INOUT
IOB12 Yes Yes T202,T122,T203 Yes T202,T122,T203 INOUT
IOC0 Yes Yes T204,T205,T206 Yes T7,T205,T147 INOUT
IOC1 Yes Yes T204,T205,T206 Yes T205,T147,T207 INOUT
IOC2 Yes Yes T204,T205,T206 Yes T7,T205,T147 INOUT
IOC3 Yes Yes T85,T208,T209 Yes T85,T208,T209 INOUT
IOC4 Yes Yes T85,T208,T209 Yes T85,T208,T209 INOUT
IOC5 Yes Yes T42,T66,T210 Yes T42,T67,T66 INOUT
IOC6 Yes Yes T13,T4,T65 Yes T13,T4,T65 INOUT
IOC7 Yes Yes T98,T20,T17 Yes T16,T19,T98 INOUT
IOC8 Yes Yes T42,T67,T66 Yes T42,T67,T66 INOUT
IOC9 Yes Yes T98,T20,T21 Yes T19,T98,T20 INOUT
IOC10 Yes Yes T122,T203,T15 Yes T122,T7,T203 INOUT
IOC11 Yes Yes T122,T203,T15 Yes T122,T203,T15 INOUT
IOC12 Yes Yes T122,T203,T15 Yes T122,T203,T15 INOUT
IOR0 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR1 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR2 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR3 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR4 Yes Yes T42,T4,T43 Yes T42,T4,T44 INOUT
IOR5 Yes Yes T19,T15,T211 Yes T19,T7,T15 INOUT
IOR6 Yes Yes T15,T23,T25 Yes T19,T7,T15 INOUT
IOR7 Yes Yes T15,T23,T25 Yes T7,T15,T23 INOUT
IOR10 Yes Yes T15,T23,T25 Yes T15,T23,T25 INOUT
IOR11 Yes Yes T15,T23,T25 Yes T15,T23,T25 INOUT
IOR12 Yes Yes T15,T23,T25 Yes T15,T23,T25 INOUT
IOR13 Yes Yes T98,T18,T198 Yes T98,T18,T198 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL211676.19
CONT_ASSIGN21311100.00
CONT_ASSIGN21411100.00
CONT_ASSIGN797100.00
CONT_ASSIGN808100.00
CONT_ASSIGN833100.00
CONT_ASSIGN840100.00
CONT_ASSIGN84711100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN85611100.00
CONT_ASSIGN85811100.00
CONT_ASSIGN862100.00
CONT_ASSIGN86511100.00
ALWAYS101000
CONT_ASSIGN104211100.00
CONT_ASSIGN105911100.00
CONT_ASSIGN106011100.00
CONT_ASSIGN106111100.00
CONT_ASSIGN106211100.00
CONT_ASSIGN106611100.00
CONT_ASSIGN106711100.00
CONT_ASSIGN106811100.00
CONT_ASSIGN106911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
213 1 1
214 1 1
797 0 1
808 0 1
833 0 1
840 0 1
847 1 1
850 1 1
856 1 1
858 1 1
862 0 1
865 1 1
1010 excluded
Exclude Annotation: [UNR] Tied off.
1011 excluded
Exclude Annotation: [UNR] Tied off.
1012 excluded
Exclude Annotation: [UNR] Tied off.
1042 1 1
1059 1 1
1060 1 1
1061 1 1
1062 1 1
1066 1 1
1067 1 1
1068 1 1
1069 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT58,T59,T193

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 67 64 95.52
Total Bits 134 130 97.01
Total Bits 0->1 67 66 98.51
Total Bits 1->0 67 64 95.52

Ports 67 64 95.52
Port Bits 134 130 97.01
Port Bits 0->1 67 66 98.51
Port Bits 1->0 67 64 95.52

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T4,T5,T6 Yes T1,T2,T3 INOUT
USB_P Yes Yes T16,T17,T7 Yes T16,T17,T7 INOUT
USB_N Yes Yes T16,T17,T22 Yes T16,T17,T22 INOUT
CC1 No No Yes T7,T8,T9 INOUT
CC2 No No Yes T7,T8,T9 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T10,T11,T12 Yes T10,T7,T11 INOUT
SPI_HOST_D1 Yes Yes T10,T12,T34 Yes T10,T12,T34 INOUT
SPI_HOST_D2 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_HOST_D3 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_HOST_CLK Yes Yes T10,T11,T12 Yes T10,T7,T11 INOUT
SPI_HOST_CS_L Yes Yes T10,T11,T12 Yes T10,T7,T11 INOUT
SPI_DEV_D0 Yes Yes T10,T39,T40 Yes T10,T39,T40 INOUT
SPI_DEV_D1 Yes Yes T10,T39,T40 Yes T10,T39,T40 INOUT
SPI_DEV_D2 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_DEV_D3 Yes Yes T10,T12,T194 Yes T10,T12,T194 INOUT
SPI_DEV_CLK Yes Yes T10,T39,T40 Yes T10,T7,T39 INOUT
SPI_DEV_CS_L Yes Yes T10,T7,T11 Yes T10,T7,T11 INOUT
IOR8 Yes Yes T19,T98,T20 Yes T19,T98,T20 INOUT
IOR9 Yes Yes T19,T20,T21 Yes T19,T98,T20 INOUT
AST_MISC No No No INOUT
IOA0 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
IOA1 Yes Yes T13,T14,T15 Yes T13,T14,T15 INOUT
IOA2 Yes Yes T15,T191,T192 Yes T15,T191,T192 INOUT
IOA3 Yes Yes T15,T23,T24 Yes T7,T15,T23 INOUT
IOA4 Yes Yes T15,T189,T190 Yes T15,T189,T190 INOUT
IOA5 Yes Yes T15,T189,T190 Yes T15,T189,T190 INOUT
IOA6 Yes Yes T15,T23,T24 Yes T15,T23,T24 INOUT
IOA7 Yes Yes T169,T195,T39 Yes T169,T195,T39 INOUT
IOA8 Yes Yes T169,T195,T15 Yes T169,T195,T7 INOUT
IOB0 Yes Yes T33,T27,T28 Yes T33,T8,T27 INOUT
IOB1 Yes Yes T33,T27,T28 Yes T33,T8,T27 INOUT
IOB2 Yes Yes T27,T28,T29 Yes T27,T28,T29 INOUT
IOB3 Yes Yes T19,T98,T20 Yes T98,T20,T7 INOUT
IOB4 Yes Yes T196,T33,T197 Yes T7,T196,T33 INOUT
IOB5 Yes Yes T7,T196,T197 Yes T7,T196,T197 INOUT
IOB6 Yes Yes T19,T98,T20 Yes T98,T20,T21 INOUT
IOB7 Yes Yes T18,T45,T15 Yes T19,T18,T45 INOUT
IOB8 Yes Yes T98,T20,T21 Yes T98,T198,T199 INOUT
IOB9 Yes Yes T19,T200,T201 Yes T19,T200,T201 INOUT
IOB10 Yes Yes T200,T201,T122 Yes T200,T201,T122 INOUT
IOB11 Yes Yes T202,T122,T203 Yes T202,T122,T203 INOUT
IOB12 Yes Yes T202,T122,T203 Yes T202,T122,T203 INOUT
IOC0 Yes Yes T204,T205,T206 Yes T7,T205,T147 INOUT
IOC1 Yes Yes T204,T205,T206 Yes T205,T147,T207 INOUT
IOC2 Yes Yes T204,T205,T206 Yes T7,T205,T147 INOUT
IOC3 Yes Yes T85,T208,T209 Yes T85,T208,T209 INOUT
IOC4 Yes Yes T85,T208,T209 Yes T85,T208,T209 INOUT
IOC5 Yes Yes T42,T66,T210 Yes T42,T67,T66 INOUT
IOC6 Yes Yes T13,T4,T65 Yes T13,T4,T65 INOUT
IOC7 Yes Yes T98,T20,T17 Yes T16,T19,T98 INOUT
IOC8 Yes Yes T42,T67,T66 Yes T42,T67,T66 INOUT
IOC9 Yes Yes T98,T20,T21 Yes T19,T98,T20 INOUT
IOC10 Yes Yes T122,T203,T15 Yes T122,T7,T203 INOUT
IOC11 Yes Yes T122,T203,T15 Yes T122,T203,T15 INOUT
IOC12 Yes Yes T122,T203,T15 Yes T122,T203,T15 INOUT
IOR0 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR1 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR2 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR3 Yes Yes T42,T4,T44 Yes T42,T4,T44 INOUT
IOR4 Yes Yes T42,T4,T43 Yes T42,T4,T44 INOUT
IOR5 Yes Yes T19,T15,T211 Yes T19,T7,T15 INOUT
IOR6 Yes Yes T15,T23,T25 Yes T19,T7,T15 INOUT
IOR7 Yes Yes T15,T23,T25 Yes T7,T15,T23 INOUT
IOR10 Yes Yes T15,T23,T25 Yes T15,T23,T25 INOUT
IOR11 Yes Yes T15,T23,T25 Yes T15,T23,T25 INOUT
IOR12 Yes Yes T15,T23,T25 Yes T15,T23,T25 INOUT
IOR13 Yes Yes T98,T18,T198 Yes T98,T18,T198 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%