Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T44,T4 |
| 0 | 1 | Covered | T1,T44,T4 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T44,T4 |
| 1 | 1 | Covered | T1,T44,T4 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
987 |
870 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T4 |
3 |
2 |
0 |
0 |
| T5 |
16 |
15 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T64 |
1 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T67 |
76 |
75 |
0 |
0 |
| T68 |
38 |
37 |
0 |
0 |
| T69 |
0 |
64 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T114 |
1 |
0 |
0 |
0 |
| T115 |
1 |
0 |
0 |
0 |
| T171 |
0 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1541 |
680 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
0 |
4 |
0 |
0 |
| T5 |
0 |
16 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T82 |
1 |
0 |
0 |
0 |
| T83 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T167 |
0 |
1 |
0 |
0 |
| T172 |
0 |
1 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
| TOTAL | | 1 | 1 | 100.00 |
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
| Conditions | 9 | 5 | 55.56 |
| Logical | 9 | 5 | 55.56 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T44,T4 |
| 0 | 1 | Covered | T1,T44,T4 |
| 1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T44,T4 |
| 1 | 1 | Covered | T1,T44,T4 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
987 |
870 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T4 |
3 |
2 |
0 |
0 |
| T5 |
16 |
15 |
0 |
0 |
| T6 |
3 |
2 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T64 |
1 |
0 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T67 |
76 |
75 |
0 |
0 |
| T68 |
38 |
37 |
0 |
0 |
| T69 |
0 |
64 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T114 |
1 |
0 |
0 |
0 |
| T115 |
1 |
0 |
0 |
0 |
| T171 |
0 |
2 |
0 |
0 |
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1541 |
680 |
0 |
0 |
| T1 |
2 |
1 |
0 |
0 |
| T2 |
1 |
0 |
0 |
0 |
| T3 |
2 |
1 |
0 |
0 |
| T4 |
0 |
4 |
0 |
0 |
| T5 |
0 |
16 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T16 |
1 |
0 |
0 |
0 |
| T34 |
2 |
1 |
0 |
0 |
| T44 |
1 |
0 |
0 |
0 |
| T59 |
1 |
0 |
0 |
0 |
| T60 |
0 |
1 |
0 |
0 |
| T82 |
1 |
0 |
0 |
0 |
| T83 |
1 |
0 |
0 |
0 |
| T84 |
1 |
0 |
0 |
0 |
| T167 |
0 |
1 |
0 |
0 |
| T172 |
0 |
1 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |