Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Line Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
TOTAL3636100.00
CONT_ASSIGN5500
CONT_ASSIGN19411100.00
CONT_ASSIGN19511100.00
ALWAYS2191212100.00
ALWAYS2631212100.00
ALWAYS30755100.00
ALWAYS31655100.00
CONT_ASSIGN33500
ALWAYS33900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
55 unreachable
194 1 1
195 1 1
219 1 1
222 1 1
223 1 1
225 1 1
229 1 1
230 1 1
233 1 1
234 1 1
MISSING_ELSE
241 1 1
242 1 1
245 1 1
246 1 1
MISSING_ELSE
263 1 1
266 1 1
267 1 1
269 1 1
273 1 1
274 1 1
277 1 1
278 1 1
MISSING_ELSE
285 1 1
286 1 1
289 1 1
290 1 1
MISSING_ELSE
307 1 1
308 1 1
309 1 1
311 1 1
312 1 1
316 1 1
317 1 1
318 1 1
320 1 1
321 1 1
335 unreachable
339 unreachable
340 unreachable
341 unreachable
342 unreachable
==> MISSING_ELSE


Cond Coverage for Module : prim_sync_reqack
TotalCoveredPercent
Conditions6466.67
Logical6466.67
Non-Logical00
Event00

 LINE       194
 EXPRESSION (src_req_i & src_ack_o)
             ----1----   ----2----
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T45
11CoveredT1,T2,T3

 LINE       195
 EXPRESSION (dst_req_o & dst_ack_i)
             ----1----   ----2----
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

Branch Coverage for Module : prim_sync_reqack
Line No.TotalCoveredPercent
Branches 12 12 100.00
CASE 225 4 4 100.00
CASE 269 4 4 100.00
IF 307 2 2 100.00
IF 316 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs) -2-: 233 if (gen_nrz_hs_protocol.src_handshake) -3-: 245 if (gen_nrz_hs_protocol.src_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T1,T2,T3
EVEN 0 - Covered T1,T2,T45
ODD - 1 Covered T2,T3,T34
ODD - 0 Covered T1,T2,T3


LineNo. Expression -1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs) -2-: 277 if (gen_nrz_hs_protocol.dst_handshake) -3-: 289 if (gen_nrz_hs_protocol.dst_handshake)

Branches:
-1--2--3-StatusTests
EVEN 1 - Covered T1,T2,T3
EVEN 0 - Covered T1,T2,T162
ODD - 1 Covered T2,T3,T34
ODD - 0 Covered T1,T2,T3


LineNo. Expression -1-: 307 if ((!rst_src_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


LineNo. Expression -1-: 316 if ((!rst_dst_ni))

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T3


Assert Coverage for Module : prim_sync_reqack
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
SyncReqAckAckNeedsReq 576174495 3447 0 0
SyncReqAckHoldReq 739435867 3150 0 0


SyncReqAckAckNeedsReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 576174495 3447 0 0
T1 281555 2 0 0
T2 160451 2 0 0
T3 268100 4 0 0
T4 0 4 0 0
T16 99027 1 0 0
T25 0 13 0 0
T26 0 14 0 0
T34 290689 4 0 0
T44 35585 0 0 0
T45 44991 1 0 0
T46 21384 1 0 0
T47 0 3 0 0
T48 0 3 0 0
T50 0 1 0 0
T52 0 6 0 0
T53 0 6 0 0
T54 0 6 0 0
T59 519167 4 0 0
T69 242064 0 0 0
T82 42251 0 0 0
T83 84902 1 0 0
T84 102639 2 0 0
T96 54515 0 0 0
T97 241798 0 0 0
T98 65914 0 0 0
T99 363667 0 0 0
T100 15533 0 0 0
T101 42714 0 0 0
T102 60002 0 0 0
T110 0 1 0 0
T162 20333 4 0 0

SyncReqAckHoldReq
NameAttemptsReal SuccessesFailuresIncomplete
Total 739435867 3150 0 0
T1 281555 2 0 0
T2 160451 2 0 0
T3 268100 4 0 0
T4 0 4 0 0
T16 99027 1 0 0
T25 0 13 0 0
T26 0 13 0 0
T34 290689 4 0 0
T44 35585 0 0 0
T45 793 1 0 0
T46 394 1 0 0
T47 0 3 0 0
T48 0 3 0 0
T50 0 1 0 0
T52 0 6 0 0
T53 0 6 0 0
T54 0 6 0 0
T59 519167 4 0 0
T69 2272 0 0 0
T82 42251 0 0 0
T83 84902 1 0 0
T84 102639 2 0 0
T96 1172 0 0 0
T97 3849 0 0 0
T98 791 0 0 0
T99 4818 0 0 0
T100 335 0 0 0
T101 514 0 0 0
T102 789 0 0 0
T110 0 1 0 0
T162 83141 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%