Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.01 66.67 100.00 94.37

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 91.07 76.19 100.00 97.01



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.07 76.19 100.00 97.01


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.63 95.41 94.46 95.56 95.36 97.38


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 95.44 95.36 94.06 95.56 95.19 97.02
u_ast 94.57 94.57
u_padring 99.20 99.77 100.00 96.22 100.00 100.00
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL241666.67
CONT_ASSIGN21311100.00
CONT_ASSIGN21411100.00
CONT_ASSIGN797100.00
CONT_ASSIGN808100.00
CONT_ASSIGN833100.00
CONT_ASSIGN840100.00
CONT_ASSIGN84711100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN85611100.00
CONT_ASSIGN85811100.00
CONT_ASSIGN862100.00
CONT_ASSIGN86511100.00
ALWAYS1010300.00
CONT_ASSIGN104211100.00
CONT_ASSIGN105911100.00
CONT_ASSIGN106011100.00
CONT_ASSIGN106111100.00
CONT_ASSIGN106211100.00
CONT_ASSIGN106611100.00
CONT_ASSIGN106711100.00
CONT_ASSIGN106811100.00
CONT_ASSIGN106911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
213 1 1
214 1 1
797 0 1
808 0 1
833 0 1
840 0 1
847 1 1
850 1 1
856 1 1
858 1 1
862 0 1
865 1 1
1010 0 1
1011 0 1
1012 0 1
1042 1 1
1059 1 1
1060 1 1
1061 1 1
1062 1 1
1066 1 1
1067 1 1
1068 1 1
1069 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT55,T59,T83

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 71 64 90.14
Total Bits 142 134 94.37
Total Bits 0->1 71 70 98.59
Total Bits 1->0 71 64 90.14

Ports 71 64 90.14
Port Bits 142 134 94.37
Port Bits 0->1 71 70 98.59
Port Bits 1->0 71 64 90.14

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T2,T4,T5 Yes T1,T2,T3 INOUT
USB_P Yes Yes T6,T17,T18 Yes T17,T18,T22 INOUT
USB_N Yes Yes T17,T18,T22 Yes T17,T18,T22 INOUT
CC1 No No Yes T6,T7,T8 INOUT
CC2 No No Yes T6,T7,T8 INOUT
FLASH_TEST_VOLT No No Yes T6,T7,T8 INOUT
FLASH_TEST_MODE0 No No Yes T6,T7,T8 INOUT
FLASH_TEST_MODE1 No No Yes T6,T7,T8 INOUT
OTP_EXT_VOLT No No Yes T6,T7,T8 INOUT
SPI_HOST_D0 Yes Yes T9,T10,T11 Yes T9,T10,T11 INOUT
SPI_HOST_D1 Yes Yes T9,T10,T11 Yes T9,T10,T11 INOUT
SPI_HOST_D2 Yes Yes T9,T11,T181 Yes T9,T11,T181 INOUT
SPI_HOST_D3 Yes Yes T9,T11,T181 Yes T6,T9,T11 INOUT
SPI_HOST_CLK Yes Yes T9,T10,T11 Yes T9,T10,T11 INOUT
SPI_HOST_CS_L Yes Yes T9,T10,T11 Yes T6,T9,T10 INOUT
SPI_DEV_D0 Yes Yes T2,T9,T137 Yes T2,T6,T9 INOUT
SPI_DEV_D1 Yes Yes T2,T9,T137 Yes T2,T9,T137 INOUT
SPI_DEV_D2 Yes Yes T9,T11,T181 Yes T6,T9,T11 INOUT
SPI_DEV_D3 Yes Yes T9,T11,T181 Yes T9,T11,T181 INOUT
SPI_DEV_CLK Yes Yes T2,T9,T137 Yes T2,T6,T9 INOUT
SPI_DEV_CS_L Yes Yes T2,T6,T9 Yes T2,T6,T9 INOUT
IOR8 Yes Yes T19,T182,T20 Yes T47,T19,T182 INOUT
IOR9 Yes Yes T19,T182,T20 Yes T47,T19,T35 INOUT
AST_MISC No No No INOUT
IOA0 Yes Yes T12,T13,T14 Yes T12,T6,T13 INOUT
IOA1 Yes Yes T12,T13,T14 Yes T12,T13,T14 INOUT
IOA2 Yes Yes T13,T104,T180 Yes T6,T13,T104 INOUT
IOA3 Yes Yes T13,T24,T25 Yes T13,T24,T25 INOUT
IOA4 Yes Yes T81,T13,T179 Yes T81,T13,T179 INOUT
IOA5 Yes Yes T81,T13,T179 Yes T81,T13,T179 INOUT
IOA6 Yes Yes T13,T24,T25 Yes T13,T24,T25 INOUT
IOA7 Yes Yes T13,T183,T24 Yes T13,T183,T24 INOUT
IOA8 Yes Yes T13,T183,T24 Yes T13,T183,T24 INOUT
IOB0 Yes Yes T32,T29,T30 Yes T32,T8,T29 INOUT
IOB1 Yes Yes T32,T29,T30 Yes T32,T29,T30 INOUT
IOB2 Yes Yes T29,T30,T31 Yes T6,T7,T8 INOUT
IOB3 Yes Yes T32,T19,T182 Yes T6,T32,T182 INOUT
IOB4 Yes Yes T169,T32,T184 Yes T169,T6,T32 INOUT
IOB5 Yes Yes T169,T47,T184 Yes T169,T47,T184 INOUT
IOB6 Yes Yes T19,T182,T20 Yes T182,T20,T25 INOUT
IOB7 Yes Yes T15,T16,T52 Yes T15,T16,T19 INOUT
IOB8 Yes Yes T182,T20,T25 Yes T6,T182,T25 INOUT
IOB9 Yes Yes T185,T186,T19 Yes T185,T186,T19 INOUT
IOB10 Yes Yes T185,T186,T104 Yes T185,T186,T104 INOUT
IOB11 Yes Yes T104,T180,T187 Yes T104,T180,T187 INOUT
IOB12 Yes Yes T104,T180,T187 Yes T6,T104,T180 INOUT
IOC0 Yes Yes T2,T41,T137 Yes T2,T137,T188 INOUT
IOC1 Yes Yes T2,T137,T189 Yes T2,T137,T188 INOUT
IOC2 Yes Yes T2,T137,T189 Yes T2,T137,T188 INOUT
IOC3 Yes Yes T6,T111,T100 Yes T6,T111,T100 INOUT
IOC4 Yes Yes T111,T100,T189 Yes T111,T100,T189 INOUT
IOC5 Yes Yes T2,T67,T68 Yes T2,T6,T67 INOUT
IOC6 Yes Yes T111,T100,T45 Yes T111,T100,T45 INOUT
IOC7 Yes Yes T182,T20,T22 Yes T17,T18,T19 INOUT
IOC8 Yes Yes T68,T65,T66 Yes T2,T67,T68 INOUT
IOC9 Yes Yes T35,T20,T25 Yes T19,T35,T20 INOUT
IOC10 Yes Yes T104,T180,T187 Yes T104,T180,T187 INOUT
IOC11 Yes Yes T104,T180,T187 Yes T6,T104,T180 INOUT
IOC12 Yes Yes T104,T180,T187 Yes T6,T104,T180 INOUT
IOR0 Yes Yes T2,T46,T67 Yes T2,T46,T67 INOUT
IOR1 Yes Yes T2,T46,T4 Yes T2,T46,T4 INOUT
IOR2 Yes Yes T2,T46,T67 Yes T2,T46,T67 INOUT
IOR3 Yes Yes T2,T46,T67 Yes T2,T46,T67 INOUT
IOR4 Yes Yes T2,T67,T4 Yes T2,T6,T45 INOUT
IOR5 Yes Yes T19,T21,T25 Yes T6,T19,T21 INOUT
IOR6 Yes Yes T25,T26,T80 Yes T6,T19,T21 INOUT
IOR7 Yes Yes T25,T26,T80 Yes T25,T26,T80 INOUT
IOR10 Yes Yes T25,T26,T80 Yes T25,T26,T80 INOUT
IOR11 Yes Yes T25,T26,T80 Yes T6,T25,T26 INOUT
IOR12 Yes Yes T53,T25,T26 Yes T53,T25,T26 INOUT
IOR13 Yes Yes T15,T16,T190 Yes T15,T16,T190 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL211676.19
CONT_ASSIGN21311100.00
CONT_ASSIGN21411100.00
CONT_ASSIGN797100.00
CONT_ASSIGN808100.00
CONT_ASSIGN833100.00
CONT_ASSIGN840100.00
CONT_ASSIGN84711100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN85611100.00
CONT_ASSIGN85811100.00
CONT_ASSIGN862100.00
CONT_ASSIGN86511100.00
ALWAYS101000
CONT_ASSIGN104211100.00
CONT_ASSIGN105911100.00
CONT_ASSIGN106011100.00
CONT_ASSIGN106111100.00
CONT_ASSIGN106211100.00
CONT_ASSIGN106611100.00
CONT_ASSIGN106711100.00
CONT_ASSIGN106811100.00
CONT_ASSIGN106911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
213 1 1
214 1 1
797 0 1
808 0 1
833 0 1
840 0 1
847 1 1
850 1 1
856 1 1
858 1 1
862 0 1
865 1 1
1010 excluded
Exclude Annotation: [UNR] Tied off.
1011 excluded
Exclude Annotation: [UNR] Tied off.
1012 excluded
Exclude Annotation: [UNR] Tied off.
1042 1 1
1059 1 1
1060 1 1
1061 1 1
1062 1 1
1066 1 1
1067 1 1
1068 1 1
1069 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT55,T59,T83

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 67 64 95.52
Total Bits 134 130 97.01
Total Bits 0->1 67 66 98.51
Total Bits 1->0 67 64 95.52

Ports 67 64 95.52
Port Bits 134 130 97.01
Port Bits 0->1 67 66 98.51
Port Bits 1->0 67 64 95.52

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T2,T4,T5 Yes T1,T2,T3 INOUT
USB_P Yes Yes T6,T17,T18 Yes T17,T18,T22 INOUT
USB_N Yes Yes T17,T18,T22 Yes T17,T18,T22 INOUT
CC1 No No Yes T6,T7,T8 INOUT
CC2 No No Yes T6,T7,T8 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T9,T10,T11 Yes T9,T10,T11 INOUT
SPI_HOST_D1 Yes Yes T9,T10,T11 Yes T9,T10,T11 INOUT
SPI_HOST_D2 Yes Yes T9,T11,T181 Yes T9,T11,T181 INOUT
SPI_HOST_D3 Yes Yes T9,T11,T181 Yes T6,T9,T11 INOUT
SPI_HOST_CLK Yes Yes T9,T10,T11 Yes T9,T10,T11 INOUT
SPI_HOST_CS_L Yes Yes T9,T10,T11 Yes T6,T9,T10 INOUT
SPI_DEV_D0 Yes Yes T2,T9,T137 Yes T2,T6,T9 INOUT
SPI_DEV_D1 Yes Yes T2,T9,T137 Yes T2,T9,T137 INOUT
SPI_DEV_D2 Yes Yes T9,T11,T181 Yes T6,T9,T11 INOUT
SPI_DEV_D3 Yes Yes T9,T11,T181 Yes T9,T11,T181 INOUT
SPI_DEV_CLK Yes Yes T2,T9,T137 Yes T2,T6,T9 INOUT
SPI_DEV_CS_L Yes Yes T2,T6,T9 Yes T2,T6,T9 INOUT
IOR8 Yes Yes T19,T182,T20 Yes T47,T19,T182 INOUT
IOR9 Yes Yes T19,T182,T20 Yes T47,T19,T35 INOUT
AST_MISC No No No INOUT
IOA0 Yes Yes T12,T13,T14 Yes T12,T6,T13 INOUT
IOA1 Yes Yes T12,T13,T14 Yes T12,T13,T14 INOUT
IOA2 Yes Yes T13,T104,T180 Yes T6,T13,T104 INOUT
IOA3 Yes Yes T13,T24,T25 Yes T13,T24,T25 INOUT
IOA4 Yes Yes T81,T13,T179 Yes T81,T13,T179 INOUT
IOA5 Yes Yes T81,T13,T179 Yes T81,T13,T179 INOUT
IOA6 Yes Yes T13,T24,T25 Yes T13,T24,T25 INOUT
IOA7 Yes Yes T13,T183,T24 Yes T13,T183,T24 INOUT
IOA8 Yes Yes T13,T183,T24 Yes T13,T183,T24 INOUT
IOB0 Yes Yes T32,T29,T30 Yes T32,T8,T29 INOUT
IOB1 Yes Yes T32,T29,T30 Yes T32,T29,T30 INOUT
IOB2 Yes Yes T29,T30,T31 Yes T6,T7,T8 INOUT
IOB3 Yes Yes T32,T19,T182 Yes T6,T32,T182 INOUT
IOB4 Yes Yes T169,T32,T184 Yes T169,T6,T32 INOUT
IOB5 Yes Yes T169,T47,T184 Yes T169,T47,T184 INOUT
IOB6 Yes Yes T19,T182,T20 Yes T182,T20,T25 INOUT
IOB7 Yes Yes T15,T16,T52 Yes T15,T16,T19 INOUT
IOB8 Yes Yes T182,T20,T25 Yes T6,T182,T25 INOUT
IOB9 Yes Yes T185,T186,T19 Yes T185,T186,T19 INOUT
IOB10 Yes Yes T185,T186,T104 Yes T185,T186,T104 INOUT
IOB11 Yes Yes T104,T180,T187 Yes T104,T180,T187 INOUT
IOB12 Yes Yes T104,T180,T187 Yes T6,T104,T180 INOUT
IOC0 Yes Yes T2,T41,T137 Yes T2,T137,T188 INOUT
IOC1 Yes Yes T2,T137,T189 Yes T2,T137,T188 INOUT
IOC2 Yes Yes T2,T137,T189 Yes T2,T137,T188 INOUT
IOC3 Yes Yes T6,T111,T100 Yes T6,T111,T100 INOUT
IOC4 Yes Yes T111,T100,T189 Yes T111,T100,T189 INOUT
IOC5 Yes Yes T2,T67,T68 Yes T2,T6,T67 INOUT
IOC6 Yes Yes T111,T100,T45 Yes T111,T100,T45 INOUT
IOC7 Yes Yes T182,T20,T22 Yes T17,T18,T19 INOUT
IOC8 Yes Yes T68,T65,T66 Yes T2,T67,T68 INOUT
IOC9 Yes Yes T35,T20,T25 Yes T19,T35,T20 INOUT
IOC10 Yes Yes T104,T180,T187 Yes T104,T180,T187 INOUT
IOC11 Yes Yes T104,T180,T187 Yes T6,T104,T180 INOUT
IOC12 Yes Yes T104,T180,T187 Yes T6,T104,T180 INOUT
IOR0 Yes Yes T2,T46,T67 Yes T2,T46,T67 INOUT
IOR1 Yes Yes T2,T46,T4 Yes T2,T46,T4 INOUT
IOR2 Yes Yes T2,T46,T67 Yes T2,T46,T67 INOUT
IOR3 Yes Yes T2,T46,T67 Yes T2,T46,T67 INOUT
IOR4 Yes Yes T2,T67,T4 Yes T2,T6,T45 INOUT
IOR5 Yes Yes T19,T21,T25 Yes T6,T19,T21 INOUT
IOR6 Yes Yes T25,T26,T80 Yes T6,T19,T21 INOUT
IOR7 Yes Yes T25,T26,T80 Yes T25,T26,T80 INOUT
IOR10 Yes Yes T25,T26,T80 Yes T25,T26,T80 INOUT
IOR11 Yes Yes T25,T26,T80 Yes T6,T25,T26 INOUT
IOR12 Yes Yes T53,T25,T26 Yes T53,T25,T26 INOUT
IOR13 Yes Yes T15,T16,T190 Yes T15,T16,T190 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%