Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T51,T52,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T51,T27,T18 |
| 1 | 1 | Covered | T51,T27,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T27,T18 |
| 1 | 0 | Covered | T51,T27,T18 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T51,T27,T18 |
| 1 | 1 | Covered | T51,T27,T18 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T46,T27,T18 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T27,T54,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T27,T18,T54 |
| 1 | 1 | Covered | T27,T18,T54 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T27,T18,T54 |
| 1 | - | Covered | T46,T27,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T27,T18,T54 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T27,T18,T54 |
| 1 | 1 | Covered | T27,T18,T54 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T27,T18,T54 |
| 0 |
0 |
1 |
Covered |
T27,T18,T54 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T27,T18,T54 |
| 0 |
0 |
1 |
Covered |
T27,T18,T54 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2940663 |
0 |
0 |
| T18 |
356362 |
1558 |
0 |
0 |
| T19 |
0 |
1590 |
0 |
0 |
| T22 |
839938 |
0 |
0 |
0 |
| T27 |
51238 |
872 |
0 |
0 |
| T52 |
805482 |
2610 |
0 |
0 |
| T53 |
0 |
2589 |
0 |
0 |
| T54 |
20776 |
247 |
0 |
0 |
| T55 |
0 |
2175 |
0 |
0 |
| T56 |
0 |
372 |
0 |
0 |
| T57 |
0 |
259 |
0 |
0 |
| T58 |
0 |
1358 |
0 |
0 |
| T92 |
126562 |
0 |
0 |
0 |
| T93 |
44404 |
0 |
0 |
0 |
| T94 |
166362 |
0 |
0 |
0 |
| T95 |
116960 |
0 |
0 |
0 |
| T96 |
0 |
931 |
0 |
0 |
| T97 |
0 |
761 |
0 |
0 |
| T135 |
0 |
21659 |
0 |
0 |
| T136 |
0 |
1572 |
0 |
0 |
| T281 |
126326 |
0 |
0 |
0 |
| T296 |
104230 |
0 |
0 |
0 |
| T326 |
0 |
11230 |
0 |
0 |
| T327 |
0 |
10596 |
0 |
0 |
| T328 |
0 |
1559 |
0 |
0 |
| T329 |
0 |
1460 |
0 |
0 |
| T331 |
76830 |
0 |
0 |
0 |
| T359 |
0 |
789 |
0 |
0 |
| T360 |
0 |
3331 |
0 |
0 |
| T361 |
0 |
2635 |
0 |
0 |
| T362 |
287350 |
0 |
0 |
0 |
| T363 |
52258 |
0 |
0 |
0 |
| T364 |
138962 |
0 |
0 |
0 |
| T365 |
547862 |
0 |
0 |
0 |
| T366 |
60036 |
0 |
0 |
0 |
| T367 |
53520 |
0 |
0 |
0 |
| T368 |
201240 |
0 |
0 |
0 |
| T369 |
51818 |
0 |
0 |
0 |
| T370 |
99548 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36010875 |
31427650 |
0 |
0 |
| T1 |
13350 |
9275 |
0 |
0 |
| T2 |
19400 |
15275 |
0 |
0 |
| T3 |
118575 |
114525 |
0 |
0 |
| T33 |
13050 |
8950 |
0 |
0 |
| T34 |
18275 |
14200 |
0 |
0 |
| T46 |
10875 |
6800 |
0 |
0 |
| T62 |
26075 |
22025 |
0 |
0 |
| T83 |
8650 |
4600 |
0 |
0 |
| T84 |
8875 |
4850 |
0 |
0 |
| T85 |
15575 |
11525 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
7257 |
0 |
0 |
| T18 |
356362 |
4 |
0 |
0 |
| T19 |
0 |
4 |
0 |
0 |
| T22 |
839938 |
0 |
0 |
0 |
| T27 |
51238 |
3 |
0 |
0 |
| T52 |
805482 |
6 |
0 |
0 |
| T53 |
0 |
6 |
0 |
0 |
| T54 |
20776 |
1 |
0 |
0 |
| T55 |
0 |
7 |
0 |
0 |
| T56 |
0 |
1 |
0 |
0 |
| T57 |
0 |
1 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T92 |
126562 |
0 |
0 |
0 |
| T93 |
44404 |
0 |
0 |
0 |
| T94 |
166362 |
0 |
0 |
0 |
| T95 |
116960 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T135 |
0 |
53 |
0 |
0 |
| T136 |
0 |
5 |
0 |
0 |
| T281 |
126326 |
0 |
0 |
0 |
| T296 |
104230 |
0 |
0 |
0 |
| T326 |
0 |
27 |
0 |
0 |
| T327 |
0 |
26 |
0 |
0 |
| T328 |
0 |
5 |
0 |
0 |
| T329 |
0 |
5 |
0 |
0 |
| T331 |
76830 |
0 |
0 |
0 |
| T359 |
0 |
2 |
0 |
0 |
| T360 |
0 |
8 |
0 |
0 |
| T361 |
0 |
8 |
0 |
0 |
| T362 |
287350 |
0 |
0 |
0 |
| T363 |
52258 |
0 |
0 |
0 |
| T364 |
138962 |
0 |
0 |
0 |
| T365 |
547862 |
0 |
0 |
0 |
| T366 |
60036 |
0 |
0 |
0 |
| T367 |
53520 |
0 |
0 |
0 |
| T368 |
201240 |
0 |
0 |
0 |
| T369 |
51818 |
0 |
0 |
0 |
| T370 |
99548 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
972950 |
957900 |
0 |
0 |
| T2 |
1407025 |
1391525 |
0 |
0 |
| T3 |
13709825 |
13691800 |
0 |
0 |
| T33 |
893300 |
880175 |
0 |
0 |
| T34 |
1032850 |
1020900 |
0 |
0 |
| T46 |
595100 |
579350 |
0 |
0 |
| T62 |
1207400 |
1197025 |
0 |
0 |
| T83 |
559750 |
538675 |
0 |
0 |
| T84 |
536800 |
521250 |
0 |
0 |
| T85 |
1013000 |
1002850 |
0 |
0 |