Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : i2c
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.25 94.25

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_i2c0 94.19 94.19
tb.dut.top_earlgrey.u_i2c1 94.22 94.22
tb.dut.top_earlgrey.u_i2c2 94.22 94.22



Module Instance : tb.dut.top_earlgrey.u_i2c0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.19 94.19


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.19 94.19


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.46 92.83 93.54 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.46 92.83 93.54 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.46 92.83 93.54 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : i2c
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 348 328 94.25
Total Bits 0->1 174 164 94.25
Total Bits 1->0 174 164 94.25

Ports 52 48 92.31
Port Bits 348 328 94.25
Port Bits 0->1 174 164 94.25
Port Bits 1->0 174 164 94.25

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T56 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T275,T71,T297 Yes T275,T71,T297 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T275,T71,T297 Yes T275,T71,T297 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T68,*T69,*T70 Yes T68,T69,T70 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T4,*T71,*T72 Yes T4,T71,T72 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T68,T69,T70 Yes T68,T69,T70 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T71,T73,T74 Yes T71,T73,T74 INPUT
tl_i.a_valid Yes Yes T275,T71,T144 Yes T275,T71,T144 INPUT
tl_o.a_ready Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
tl_o.d_error Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T275,T71,T297 Yes T275,T71,T297 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
tl_o.d_data[31:0] Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
tl_o.d_sink Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
tl_o.d_source[5:0] Yes Yes *T71,*T69,*T70 Yes T71,T68,T69 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T275,*T71,*T297 Yes T275,T71,T297 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T77,T71,T144 Yes T77,T71,T144 INPUT
alert_rx_i[0].ping_n Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_rx_i[0].ping_p Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T77,T71,T144 Yes T77,T71,T144 OUTPUT
cio_scl_i Yes Yes T275,T297,T298 Yes T275,T297,T298 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T275,T71,T297 Yes T275,T71,T297 OUTPUT
cio_sda_i Yes Yes T275,T297,T298 Yes T275,T297,T298 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T275,T71,T297 Yes T275,T71,T297 OUTPUT
intr_fmt_threshold_o Yes Yes T275,T71,T297 Yes T275,T71,T297 OUTPUT
intr_rx_threshold_o Yes Yes T275,T297,T288 Yes T275,T297,T288 OUTPUT
intr_acq_threshold_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_rx_overflow_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_controller_halt_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_scl_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_unstable_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_cmd_complete_o Yes Yes T275,T297,T288 Yes T275,T297,T288 OUTPUT
intr_tx_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_tx_threshold_o Yes Yes T71,T288,T302 Yes T71,T288,T302 OUTPUT
intr_acq_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_unexp_stop_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_host_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 344 324 94.19
Total Bits 0->1 172 162 94.19
Total Bits 1->0 172 162 94.19

Ports 52 48 92.31
Port Bits 344 324 94.19
Port Bits 0->1 172 162 94.19
Port Bits 1->0 172 162 94.19

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T56 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T71,T297,T288 Yes T71,T297,T288 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T71,T297,T288 Yes T71,T297,T288 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T68,*T69,*T70 Yes T68,T69,T70 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T4,*T71,*T72 Yes T4,T71,T72 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T68,T69,T70 Yes T68,T69,T70 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T71,T73,T74 Yes T71,T73,T74 INPUT
tl_i.a_valid Yes Yes T71,T144,T297 Yes T71,T144,T297 INPUT
tl_o.a_ready Yes Yes T71,T144,T297 Yes T71,T144,T297 OUTPUT
tl_o.d_error Yes Yes T69,T70,T75 Yes T69,T70,T75 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T71,T297,T288 Yes T71,T297,T288 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T71,T144,T297 Yes T71,T144,T297 OUTPUT
tl_o.d_data[31:0] Yes Yes T71,T144,T297 Yes T71,T144,T297 OUTPUT
tl_o.d_sink Yes Yes T69,T70,T75 Yes T68,T69,T70 OUTPUT
tl_o.d_source[5:0] Yes Yes *T71,*T69,*T70 Yes T71,T68,T69 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T69,T70,T76 Yes T69,T70,T76 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T71,*T297,*T288 Yes T71,T297,T288 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T71,T144,T297 Yes T71,T144,T297 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T77,T144,T80 Yes T77,T144,T80 INPUT
alert_rx_i[0].ping_n Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_rx_i[0].ping_p Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T77,T144,T80 Yes T77,T144,T80 OUTPUT
cio_scl_i Yes Yes T297,T298,T242 Yes T297,T298,T242 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T71,T297,T242 Yes T71,T297,T242 OUTPUT
cio_sda_i Yes Yes T297,T298,T242 Yes T297,T298,T242 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T71,T297,T298 Yes T71,T297,T298 OUTPUT
intr_fmt_threshold_o Yes Yes T71,T297,T288 Yes T71,T297,T288 OUTPUT
intr_rx_threshold_o Yes Yes T297,T288,T242 Yes T297,T288,T242 OUTPUT
intr_acq_threshold_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_rx_overflow_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_controller_halt_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_scl_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_unstable_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_cmd_complete_o Yes Yes T297,T288,T298 Yes T297,T288,T298 OUTPUT
intr_tx_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_tx_threshold_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_acq_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_unexp_stop_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_host_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 346 326 94.22
Total Bits 0->1 173 163 94.22
Total Bits 1->0 173 163 94.22

Ports 52 48 92.31
Port Bits 346 326 94.22
Port Bits 0->1 173 163 94.22
Port Bits 1->0 173 163 94.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T56 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T275,T71,T288 Yes T275,T71,T288 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T275,T71,T288 Yes T275,T71,T288 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T68,*T69,*T70 Yes T68,T69,T70 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T4,*T71,*T72 Yes T4,T71,T72 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T68,T69,T70 Yes T68,T69,T70 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T71,T73,T74 Yes T71,T73,T74 INPUT
tl_i.a_valid Yes Yes T275,T71,T144 Yes T275,T71,T144 INPUT
tl_o.a_ready Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
tl_o.d_error Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T275,T71,T288 Yes T275,T71,T288 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
tl_o.d_data[31:0] Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
tl_o.d_sink Yes Yes T68,T69,T70 Yes T68,T69,T70 OUTPUT
tl_o.d_source[5:0] Yes Yes *T71,*T69,*T70 Yes T71,T68,T69 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T68,T69,T75 Yes T68,T69,T75 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T275,*T71,*T288 Yes T275,T71,T288 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T275,T71,T144 Yes T275,T71,T144 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T77,T71,T144 Yes T77,T71,T144 INPUT
alert_rx_i[0].ping_n Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_rx_i[0].ping_p Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T77,T71,T144 Yes T77,T71,T144 OUTPUT
cio_scl_i Yes Yes T275,T306,T319 Yes T275,T306,T319 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T275,T71,T306 Yes T275,T71,T306 OUTPUT
cio_sda_i Yes Yes T275,T306,T319 Yes T275,T306,T319 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T275,T306,T319 Yes T275,T306,T319 OUTPUT
intr_fmt_threshold_o Yes Yes T275,T288,T306 Yes T275,T288,T306 OUTPUT
intr_rx_threshold_o Yes Yes T275,T288,T306 Yes T275,T288,T306 OUTPUT
intr_acq_threshold_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_rx_overflow_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_controller_halt_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_scl_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_unstable_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_cmd_complete_o Yes Yes T275,T288,T306 Yes T275,T288,T306 OUTPUT
intr_tx_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_tx_threshold_o Yes Yes T71,T288,T302 Yes T71,T288,T302 OUTPUT
intr_acq_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_unexp_stop_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_host_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 346 326 94.22
Total Bits 0->1 173 163 94.22
Total Bits 1->0 173 163 94.22

Ports 52 48 92.31
Port Bits 346 326 94.22
Port Bits 0->1 173 163 94.22
Port Bits 1->0 173 163 94.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T56 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T71,T288,T307 Yes T71,T288,T307 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T71,T288,T307 Yes T71,T288,T307 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T68,*T69,*T70 Yes T68,T69,T70 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T4,*T71,*T72 Yes T4,T71,T72 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T68,T69,T70 Yes T68,T69,T70 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T71,T73,T74 Yes T71,T73,T74 INPUT
tl_i.a_valid Yes Yes T71,T144,T288 Yes T71,T144,T288 INPUT
tl_o.a_ready Yes Yes T71,T144,T288 Yes T71,T144,T288 OUTPUT
tl_o.d_error Yes Yes T69,T75,T345 Yes T69,T75,T345 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T71,T288,T307 Yes T71,T288,T307 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T71,T144,T288 Yes T71,T144,T288 OUTPUT
tl_o.d_data[31:0] Yes Yes T71,T144,T288 Yes T71,T144,T288 OUTPUT
tl_o.d_sink Yes Yes T68,T69,T70 Yes T69,T70,T75 OUTPUT
tl_o.d_source[5:0] Yes Yes *T71,*T69,*T70 Yes T71,T68,T69 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T69,T70,T75 Yes T68,T69,T70 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T71,*T288,*T307 Yes T71,T288,T307 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T71,T144,T288 Yes T71,T144,T288 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T77,T71,T144 Yes T77,T71,T144 INPUT
alert_rx_i[0].ping_n Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_rx_i[0].ping_p Yes Yes T77,T80,T178 Yes T77,T80,T178 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T77,T71,T144 Yes T77,T71,T144 OUTPUT
cio_scl_i Yes Yes T307,T308,T346 Yes T307,T308,T346 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T71,T307,T308 Yes T71,T307,T308 OUTPUT
cio_sda_i Yes Yes T307,T308,T346 Yes T307,T308,T346 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T307,T308,T346 Yes T307,T308,T346 OUTPUT
intr_fmt_threshold_o Yes Yes T71,T288,T307 Yes T71,T288,T307 OUTPUT
intr_rx_threshold_o Yes Yes T288,T307,T308 Yes T288,T307,T308 OUTPUT
intr_acq_threshold_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_rx_overflow_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_controller_halt_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_scl_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_interference_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_sda_unstable_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_cmd_complete_o Yes Yes T288,T307,T308 Yes T288,T307,T308 OUTPUT
intr_tx_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_tx_threshold_o Yes Yes T71,T288,T302 Yes T71,T288,T302 OUTPUT
intr_acq_stretch_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_unexp_stop_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT
intr_host_timeout_o Yes Yes T288,T302,T303 Yes T288,T302,T303 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%