| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 98.27 | 98.27 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_sram_ctrl_ret_aon![]() |
100.00 | 100.00 | |||||
tb.dut.top_earlgrey.u_sram_ctrl_main![]() |
100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 95.46 | 92.83 | 93.54 | 100.00 | top_earlgrey![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 95.46 | 92.83 | 93.54 | 100.00 | top_earlgrey![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 64 | 60 | 93.75 |
| Total Bits | 1158 | 1138 | 98.27 |
| Total Bits 0->1 | 579 | 569 | 98.27 |
| Total Bits 1->0 | 579 | 569 | 98.27 |
| Ports | 64 | 60 | 93.75 |
| Port Bits | 1158 | 1138 | 98.27 |
| Port Bits 0->1 | 579 | 569 | 98.27 |
| Port Bits 1->0 | 579 | 569 | 98.27 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_otp_ni | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_address[16:0] | Yes | Yes | *T68,*T69,*T70 | Yes | T68,T69,T70 | INPUT |
| ram_tl_i.a_address[20:17] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[22:21] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_address[27:23] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[28] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_address[29] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T56 | OUTPUT |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_sink | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| regs_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T41,T165 | Yes | T1,T41,T165 | INPUT |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_data[31:0] | Yes | Yes | T1,T41,T165 | Yes | T1,T41,T165 | INPUT |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_address[4:0] | Yes | Yes | *T68,*T69,*T70 | Yes | T68,T69,T70 | INPUT |
| regs_tl_i.a_address[17:5] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[20:18] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_address[23] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[24] | Yes | Yes | *T1,*T41,*T210 | Yes | T1,T41,T210 | INPUT |
| regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T4,*T71,*T72 | Yes | T4,T71,T72 | INPUT |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T71,T73,T74 | Yes | T71,T73,T74 | INPUT |
| regs_tl_i.a_valid | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | INPUT |
| regs_tl_o.a_ready | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | OUTPUT |
| regs_tl_o.d_error | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T165,T111 | Yes | T1,T165,T111 | OUTPUT |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T165,T111 | Yes | T1,T41,T165 | OUTPUT |
| regs_tl_o.d_data[31:0] | Yes | Yes | T1,T165,T111 | Yes | T1,T41,T165 | OUTPUT |
| regs_tl_o.d_sink | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T176,*T68,*T69 | Yes | T176,T68,T69 | OUTPUT |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T1,*T165,*T111 | Yes | T1,T210,T165 | OUTPUT |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
| regs_tl_o.d_valid | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | OUTPUT |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i[0].ack_p | Yes | Yes | T84,T77,T210 | Yes | T84,T77,T210 | INPUT |
| alert_rx_i[0].ping_n | Yes | Yes | T84,T77,T80 | Yes | T77,T80,T81 | INPUT |
| alert_rx_i[0].ping_p | Yes | Yes | T77,T80,T81 | Yes | T84,T77,T80 | INPUT |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o[0].alert_p | Yes | Yes | T84,T77,T210 | Yes | T84,T77,T210 | OUTPUT |
| lc_escalate_en_i[3:0] | Yes | Yes | T58,T59,T60 | Yes | T58,T59,T60 | INPUT |
| lc_hw_debug_en_i[3:0] | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT |
| otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T56 | INPUT |
| sram_otp_key_o.req | Yes | Yes | T41,T165,T111 | Yes | T41,T165,T111 | OUTPUT |
| sram_otp_key_i.seed_valid | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| sram_otp_key_i.key[127:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T12 | INPUT |
| sram_otp_key_i.ack | Yes | Yes | T41,T165,T111 | Yes | T41,T165,T111 | INPUT |
| cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
| cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
| cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
| cfg_i.ram_cfg.cfg_en | No | No | No | INPUT |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 58 | 58 | 100.00 |
| Total Bits | 1096 | 1096 | 100.00 |
| Total Bits 0->1 | 548 | 548 | 100.00 |
| Total Bits 1->0 | 548 | 548 | 100.00 |
| Ports | 58 | 58 | 100.00 |
| Port Bits | 1096 | 1096 | 100.00 |
| Port Bits 0->1 | 548 | 548 | 100.00 |
| Port Bits 1->0 | 548 | 548 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT | |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_otp_ni | Yes | Yes | T1,T2,T4 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T2,T56,T85 | Yes | T2,T56,T85 | INPUT | |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[11:0] | Yes | Yes | *T68,*T69,*T70 | Yes | T68,T69,T70 | INPUT | |
| ram_tl_i.a_address[20:12] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[22:21] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T4,*T71,*T72 | Yes | T4,T71,T72 | INPUT | |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT | |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T71,T73,T74 | Yes | T71,T73,T74 | INPUT | |
| ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T4 | OUTPUT | |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T2,T56,T85 | Yes | T2,T56,T85 | OUTPUT | |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_data[31:0] | Yes | Yes | T2,T56,T85 | Yes | T2,T56,T85 | OUTPUT | |
| ram_tl_o.d_sink | Yes | Yes | T69,T70,T76 | Yes | T68,T69,T70 | OUTPUT | |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T74,*T216,*T380 | Yes | T74,T216,T380 | OUTPUT | |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| regs_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T41,T165,T406 | Yes | T41,T165,T406 | INPUT | |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_data[31:0] | Yes | Yes | T41,T165,T406 | Yes | T41,T165,T406 | INPUT | |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[4:0] | Yes | Yes | *T68,*T69,*T70 | Yes | T68,T69,T70 | INPUT | |
| regs_tl_i.a_address[19:5] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[20] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[21] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[22] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[29:23] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[30] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T4,*T71,*T72 | Yes | T4,T71,T72 | INPUT | |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT | |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T71,T73,T74 | Yes | T71,T73,T74 | INPUT | |
| regs_tl_i.a_valid | Yes | Yes | T41,T165,T406 | Yes | T41,T165,T406 | INPUT | |
| regs_tl_o.a_ready | Yes | Yes | T41,T165,T406 | Yes | T41,T165,T406 | OUTPUT | |
| regs_tl_o.d_error | Yes | Yes | T69,T70,T76 | Yes | T69,T70,T75 | OUTPUT | |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T165,T111,T166 | Yes | T165,T111,T166 | OUTPUT | |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T165,T111,T166 | Yes | T41,T165,T111 | OUTPUT | |
| regs_tl_o.d_data[31:0] | Yes | Yes | T165,T111,T166 | Yes | T41,T165,T111 | OUTPUT | |
| regs_tl_o.d_sink | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T176,*T69,*T70 | Yes | T176,T68,T69 | OUTPUT | |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T165,*T111,*T166 | Yes | T165,T406,T111 | OUTPUT | |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_valid | Yes | Yes | T41,T165,T406 | Yes | T41,T165,T406 | OUTPUT | |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| alert_rx_i[0].ack_p | Yes | Yes | T77,T80,T53 | Yes | T77,T80,T53 | INPUT | |
| alert_rx_i[0].ping_n | Yes | Yes | T77,T80,T81 | Yes | T77,T80,T81 | INPUT | |
| alert_rx_i[0].ping_p | Yes | Yes | T77,T80,T81 | Yes | T77,T80,T81 | INPUT | |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| alert_tx_o[0].alert_p | Yes | Yes | T77,T80,T53 | Yes | T77,T80,T53 | OUTPUT | |
| lc_escalate_en_i[3:0] | Yes | Yes | T58,T59,T60 | Yes | T58,T59,T60 | INPUT | |
| lc_hw_debug_en_i[3:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| otp_en_sram_ifetch_i[7:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| sram_otp_key_o.req | Yes | Yes | T165,T111,T166 | Yes | T165,T111,T166 | OUTPUT | |
| sram_otp_key_i.seed_valid | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT | |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| sram_otp_key_i.key[127:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T12 | INPUT | |
| sram_otp_key_i.ack | Yes | Yes | T165,T111,T166 | Yes | T165,T111,T166 | INPUT | |
| cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 60 | 60 | 100.00 |
| Total Bits | 1130 | 1130 | 100.00 |
| Total Bits 0->1 | 565 | 565 | 100.00 |
| Total Bits 1->0 | 565 | 565 | 100.00 |
| Ports | 60 | 60 | 100.00 |
| Port Bits | 1130 | 1130 | 100.00 |
| Port Bits 0->1 | 565 | 565 | 100.00 |
| Port Bits 1->0 | 565 | 565 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_ni | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT | |
| clk_otp_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| rst_otp_ni | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.d_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_mask[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[16:0] | Yes | Yes | *T68,*T69,*T70 | Yes | T68,T69,T70 | INPUT | |
| ram_tl_i.a_address[27:17] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_address[28] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_address[31:29] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT | |
| ram_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| ram_tl_i.a_opcode[2:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_i.a_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| ram_tl_o.a_ready | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_error | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T56 | OUTPUT | |
| ram_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_data[31:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_sink | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| ram_tl_o.d_source[5:0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| ram_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_opcode[0] | Yes | Yes | *T1,*T2,*T3 | Yes | T1,T2,T3 | OUTPUT | |
| ram_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| ram_tl_o.d_valid | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| regs_tl_i.d_ready | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT | |
| regs_tl_i.a_user.data_intg[6:0] | Yes | Yes | T1,T41,T165 | Yes | T1,T41,T165 | INPUT | |
| regs_tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_i.a_user.instr_type[3:0] | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_data[31:0] | Yes | Yes | T1,T41,T165 | Yes | T1,T41,T165 | INPUT | |
| regs_tl_i.a_mask[3:0] | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_i.a_address[4:0] | Yes | Yes | *T69,*T70,*T76 | Yes | T69,T70,T76 | INPUT | |
| regs_tl_i.a_address[17:5] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[20:18] | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[24] | Yes | Yes | *T1,*T41,*T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_address[30] | Yes | Yes | *T1,*T41,*T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_source[5:0] | Yes | Yes | *T176,*T68,*T69 | Yes | T176,T68,T69 | INPUT | |
| regs_tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT | |
| regs_tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
| regs_tl_i.a_opcode[2:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | INPUT | |
| regs_tl_i.a_valid | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | INPUT | |
| regs_tl_o.a_ready | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | OUTPUT | |
| regs_tl_o.d_error | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| regs_tl_o.d_user.data_intg[6:0] | Yes | Yes | T1,T168,T272 | Yes | T1,T168,T272 | OUTPUT | |
| regs_tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T1,T165,T111 | Yes | T1,T41,T165 | OUTPUT | |
| regs_tl_o.d_data[31:0] | Yes | Yes | T1,T165,T111 | Yes | T1,T41,T165 | OUTPUT | |
| regs_tl_o.d_sink | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| regs_tl_o.d_source[5:0] | Yes | Yes | *T176,*T68,*T69 | Yes | T176,T68,T69 | OUTPUT | |
| regs_tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_size[1:0] | Yes | Yes | T68,T69,T70 | Yes | T68,T69,T70 | OUTPUT | |
| regs_tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_opcode[0] | Yes | Yes | *T1,*T165,*T111 | Yes | T1,T210,T165 | OUTPUT | |
| regs_tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
| regs_tl_o.d_valid | Yes | Yes | T1,T41,T210 | Yes | T1,T41,T210 | OUTPUT | |
| alert_rx_i[0].ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| alert_rx_i[0].ack_p | Yes | Yes | T84,T77,T210 | Yes | T84,T77,T210 | INPUT | |
| alert_rx_i[0].ping_n | Yes | Yes | T84,T77,T80 | Yes | T77,T80,T353 | INPUT | |
| alert_rx_i[0].ping_p | Yes | Yes | T77,T80,T353 | Yes | T84,T77,T80 | INPUT | |
| alert_tx_o[0].alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT | |
| alert_tx_o[0].alert_p | Yes | Yes | T84,T77,T210 | Yes | T84,T77,T210 | OUTPUT | |
| lc_escalate_en_i[3:0] | Yes | Yes | T58,T59,T60 | Yes | T58,T59,T60 | INPUT | |
| lc_hw_debug_en_i[3:0] | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT | |
| otp_en_sram_ifetch_i[7:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T56 | INPUT | |
| sram_otp_key_o.req | Yes | Yes | T41,T165,T111 | Yes | T41,T165,T111 | OUTPUT | |
| sram_otp_key_i.seed_valid | Yes | Yes | T1,T2,T56 | Yes | T1,T2,T3 | INPUT | |
| sram_otp_key_i.nonce[127:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
| sram_otp_key_i.key[127:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T12 | INPUT | |
| sram_otp_key_i.ack | Yes | Yes | T41,T165,T111 | Yes | T41,T165,T111 | INPUT | |
| cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
| cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |