Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T367,T46,T47 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T12,T14,T45 |
1 | 1 | Covered | T12,T14,T45 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T12,T14,T45 |
1 | 0 | Covered | T12,T14,T45 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T12,T14,T45 |
1 | 1 | Covered | T12,T14,T45 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T12,T14,T45 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T14,T45 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T12,T14,T45 |
1 | 1 | Covered | T12,T14,T45 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T12,T14,T45 |
1 | - | Covered | T12,T14,T45 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T12,T14,T45 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T12,T14,T45 |
1 | 1 | Covered | T12,T14,T45 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T14,T45 |
0 |
0 |
1 |
Covered |
T12,T14,T45 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T12,T14,T45 |
0 |
0 |
1 |
Covered |
T12,T14,T45 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2501629 |
0 |
0 |
T4 |
262900 |
0 |
0 |
0 |
T12 |
55138 |
698 |
0 |
0 |
T14 |
0 |
1210 |
0 |
0 |
T15 |
156819 |
1551 |
0 |
0 |
T16 |
0 |
666 |
0 |
0 |
T18 |
0 |
721 |
0 |
0 |
T24 |
0 |
968 |
0 |
0 |
T45 |
40450 |
319 |
0 |
0 |
T48 |
0 |
1473 |
0 |
0 |
T51 |
0 |
1705 |
0 |
0 |
T56 |
81170 |
0 |
0 |
0 |
T58 |
121244 |
0 |
0 |
0 |
T59 |
114970 |
0 |
0 |
0 |
T84 |
109448 |
0 |
0 |
0 |
T85 |
71560 |
0 |
0 |
0 |
T98 |
0 |
762 |
0 |
0 |
T99 |
0 |
653 |
0 |
0 |
T100 |
114468 |
0 |
0 |
0 |
T101 |
82320 |
0 |
0 |
0 |
T102 |
44000 |
0 |
0 |
0 |
T135 |
79624 |
1764 |
0 |
0 |
T136 |
0 |
15642 |
0 |
0 |
T137 |
0 |
8452 |
0 |
0 |
T144 |
184838 |
0 |
0 |
0 |
T153 |
54760 |
0 |
0 |
0 |
T160 |
254300 |
0 |
0 |
0 |
T213 |
42515 |
0 |
0 |
0 |
T257 |
37605 |
0 |
0 |
0 |
T258 |
72122 |
0 |
0 |
0 |
T270 |
21948 |
0 |
0 |
0 |
T271 |
61002 |
0 |
0 |
0 |
T333 |
0 |
12312 |
0 |
0 |
T335 |
0 |
1270 |
0 |
0 |
T336 |
0 |
2111 |
0 |
0 |
T337 |
0 |
5279 |
0 |
0 |
T361 |
0 |
6880 |
0 |
0 |
T362 |
0 |
6230 |
0 |
0 |
T368 |
0 |
269 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36593925 |
31955075 |
0 |
0 |
T1 |
32650 |
24000 |
0 |
0 |
T2 |
37450 |
33300 |
0 |
0 |
T3 |
15850 |
11775 |
0 |
0 |
T4 |
292075 |
284850 |
0 |
0 |
T12 |
11300 |
7200 |
0 |
0 |
T52 |
10625 |
6575 |
0 |
0 |
T56 |
32725 |
28700 |
0 |
0 |
T58 |
24450 |
20325 |
0 |
0 |
T84 |
17775 |
13700 |
0 |
0 |
T85 |
16075 |
12025 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6253 |
0 |
0 |
T4 |
131450 |
0 |
0 |
0 |
T12 |
27569 |
1 |
0 |
0 |
T14 |
29594 |
2 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T24 |
0 |
2 |
0 |
0 |
T45 |
40450 |
1 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T56 |
40585 |
0 |
0 |
0 |
T57 |
956758 |
0 |
0 |
0 |
T58 |
60622 |
0 |
0 |
0 |
T59 |
57485 |
0 |
0 |
0 |
T60 |
154157 |
0 |
0 |
0 |
T84 |
54724 |
0 |
0 |
0 |
T85 |
35780 |
0 |
0 |
0 |
T98 |
0 |
2 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
57234 |
0 |
0 |
0 |
T101 |
41160 |
0 |
0 |
0 |
T102 |
22000 |
0 |
0 |
0 |
T109 |
111027 |
0 |
0 |
0 |
T112 |
14088 |
0 |
0 |
0 |
T124 |
64463 |
0 |
0 |
0 |
T135 |
0 |
4 |
0 |
0 |
T136 |
0 |
26 |
0 |
0 |
T137 |
0 |
15 |
0 |
0 |
T210 |
55722 |
0 |
0 |
0 |
T275 |
75505 |
0 |
0 |
0 |
T315 |
60440 |
0 |
0 |
0 |
T333 |
0 |
19 |
0 |
0 |
T335 |
0 |
2 |
0 |
0 |
T336 |
0 |
4 |
0 |
0 |
T337 |
0 |
6 |
0 |
0 |
T361 |
0 |
14 |
0 |
0 |
T362 |
0 |
8 |
0 |
0 |
T369 |
0 |
2 |
0 |
0 |
T370 |
40012 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2233125 |
2177575 |
0 |
0 |
T2 |
2571475 |
2560000 |
0 |
0 |
T3 |
1287900 |
1275250 |
0 |
0 |
T4 |
3286250 |
3283725 |
0 |
0 |
T12 |
689225 |
675275 |
0 |
0 |
T52 |
470650 |
461000 |
0 |
0 |
T56 |
1014625 |
1004550 |
0 |
0 |
T58 |
1515550 |
1506950 |
0 |
0 |
T84 |
1368100 |
1359225 |
0 |
0 |
T85 |
894500 |
886950 |
0 |
0 |