| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 90.63 | 76.19 | 100.00 | 95.71 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut![]() |
91.56 | 76.19 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 91.56 | 76.19 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 95.34 | 95.37 | 93.88 | 95.58 | 94.49 | 97.38 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
tb![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
top_earlgrey![]() |
95.13 | 95.31 | 93.44 | 95.57 | 94.29 | 97.02 | |
u_ast![]() |
94.79 | 94.79 | |||||
u_padring![]() |
99.29 | 99.77 | 100.00 | 96.66 | 100.00 | 100.00 | |
| u_prim_usb_diff_rx | 96.30 | 100.00 | 88.89 | 100.00 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 21 | 16 | 76.19 | |
| CONT_ASSIGN | 212 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 213 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 786 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 797 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 822 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 829 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 836 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 839 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 845 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 847 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 851 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 854 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1023 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1040 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1041 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1042 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1043 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1047 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1048 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1049 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1050 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 212 | 1 | 1 | |
| 213 | 1 | 1 | |
| 786 | 0 | 1 | |
| 797 | 0 | 1 | |
| 822 | 0 | 1 | |
| 829 | 0 | 1 | |
| 836 | 1 | 1 | |
| 839 | 1 | 1 | |
| 845 | 1 | 1 | |
| 847 | 1 | 1 | |
| 851 | 0 | 1 | |
| 854 | 1 | 1 | |
| 1023 | 1 | 1 | |
| 1040 | 1 | 1 | |
| 1041 | 1 | 1 | |
| 1042 | 1 | 1 | |
| 1043 | 1 | 1 | |
| 1047 | 1 | 1 | |
| 1048 | 1 | 1 | |
| 1049 | 1 | 1 | |
| 1050 | 1 | 1 |
| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T12,T56,T85 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 70 | 64 | 91.43 |
| Total Bits | 140 | 134 | 95.71 |
| Total Bits 0->1 | 70 | 70 | 100.00 |
| Total Bits 1->0 | 70 | 64 | 91.43 |
| Ports | 70 | 64 | 91.43 |
| Port Bits | 140 | 134 | 95.71 |
| Port Bits 0->1 | 70 | 70 | 100.00 |
| Port Bits 1->0 | 70 | 64 | 91.43 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| POR_N | Yes | Yes | T1,T4,T5 | Yes | T1,T2,T3 | INOUT |
| USB_P | Yes | Yes | T6,T17,T22 | Yes | T6,T17,T22 | INOUT |
| USB_N | Yes | Yes | T17,T22,T66 | Yes | T6,T17,T22 | INOUT |
| CC1 | No | No | Yes | T6,T7,T8 | INOUT | |
| CC2 | No | No | Yes | T6,T7,T8 | INOUT | |
| FLASH_TEST_VOLT | No | No | Yes | T6,T7,T8 | INOUT | |
| FLASH_TEST_MODE0 | No | No | Yes | T6,T7,T8 | INOUT | |
| FLASH_TEST_MODE1 | No | No | Yes | T6,T7,T8 | INOUT | |
| OTP_EXT_VOLT | No | No | Yes | T6,T7,T8 | INOUT | |
| SPI_HOST_D0 | Yes | Yes | T9,T10,T11 | Yes | T9,T6,T10 | INOUT |
| SPI_HOST_D1 | Yes | Yes | T9,T10,T11 | Yes | T9,T10,T11 | INOUT |
| SPI_HOST_D2 | Yes | Yes | T9,T179,T180 | Yes | T9,T179,T180 | INOUT |
| SPI_HOST_D3 | Yes | Yes | T9,T179,T180 | Yes | T9,T179,T180 | INOUT |
| SPI_HOST_CLK | Yes | Yes | T9,T10,T11 | Yes | T9,T7,T10 | INOUT |
| SPI_HOST_CS_L | Yes | Yes | T9,T10,T11 | Yes | T9,T6,T7 | INOUT |
| SPI_DEV_D0 | Yes | Yes | T4,T38,T39 | Yes | T4,T38,T39 | INOUT |
| SPI_DEV_D1 | Yes | Yes | T4,T38,T39 | Yes | T4,T38,T39 | INOUT |
| SPI_DEV_D2 | Yes | Yes | T9,T179,T180 | Yes | T9,T7,T179 | INOUT |
| SPI_DEV_D3 | Yes | Yes | T9,T179,T180 | Yes | T9,T7,T179 | INOUT |
| SPI_DEV_CLK | Yes | Yes | T4,T38,T39 | Yes | T4,T38,T39 | INOUT |
| SPI_DEV_CS_L | Yes | Yes | T4,T9,T72 | Yes | T4,T9,T72 | INOUT |
| IOR8 | Yes | Yes | T19,T20,T273 | Yes | T45,T19,T20 | INOUT |
| IOR9 | Yes | Yes | T6,T19,T20 | Yes | T35,T6,T45 | INOUT |
| IOA0 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT |
| IOA1 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT |
| IOA2 | Yes | Yes | T12,T84,T14 | Yes | T12,T84,T14 | INOUT |
| IOA3 | Yes | Yes | T12,T14,T24 | Yes | T12,T14,T6 | INOUT |
| IOA4 | Yes | Yes | T12,T100,T175 | Yes | T12,T100,T175 | INOUT |
| IOA5 | Yes | Yes | T12,T100,T175 | Yes | T12,T100,T175 | INOUT |
| IOA6 | Yes | Yes | T12,T14,T24 | Yes | T12,T14,T24 | INOUT |
| IOA7 | Yes | Yes | T12,T38,T14 | Yes | T12,T38,T14 | INOUT |
| IOA8 | Yes | Yes | T12,T14,T24 | Yes | T12,T14,T24 | INOUT |
| IOB0 | Yes | Yes | T31,T32,T28 | Yes | T6,T31,T32 | INOUT |
| IOB1 | Yes | Yes | T31,T32,T50 | Yes | T31,T32,T7 | INOUT |
| IOB2 | Yes | Yes | T28,T29,T30 | Yes | T6,T28,T29 | INOUT |
| IOB3 | Yes | Yes | T31,T19,T32 | Yes | T6,T31,T32 | INOUT |
| IOB4 | Yes | Yes | T3,T274,T268 | Yes | T3,T274,T268 | INOUT |
| IOB5 | Yes | Yes | T3,T274,T6 | Yes | T3,T274,T6 | INOUT |
| IOB6 | Yes | Yes | T19,T20,T273 | Yes | T273,T82,T83 | INOUT |
| IOB7 | Yes | Yes | T15,T16,T18 | Yes | T35,T6,T15 | INOUT |
| IOB8 | Yes | Yes | T273,T82,T83 | Yes | T273,T82,T83 | INOUT |
| IOB9 | Yes | Yes | T275,T19,T20 | Yes | T275,T6,T19 | INOUT |
| IOB10 | Yes | Yes | T84,T275,T276 | Yes | T84,T275,T6 | INOUT |
| IOB11 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT |
| IOB12 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT |
| IOC0 | Yes | Yes | T4,T41,T72 | Yes | T4,T72,T6 | INOUT |
| IOC1 | Yes | Yes | T4,T72,T45 | Yes | T4,T72,T6 | INOUT |
| IOC2 | Yes | Yes | T4,T72,T139 | Yes | T4,T72,T139 | INOUT |
| IOC3 | Yes | Yes | T278,T279,T280 | Yes | T278,T279,T280 | INOUT |
| IOC4 | Yes | Yes | T278,T279,T280 | Yes | T278,T279,T280 | INOUT |
| IOC5 | Yes | Yes | T4,T44,T63 | Yes | T4,T44,T63 | INOUT |
| IOC6 | Yes | Yes | T5,T114,T112 | Yes | T5,T114,T112 | INOUT |
| IOC7 | Yes | Yes | T17,T273,T21 | Yes | T19,T20,T17 | INOUT |
| IOC8 | Yes | Yes | T44,T63,T64 | Yes | T4,T44,T63 | INOUT |
| IOC9 | Yes | Yes | T35,T82,T83 | Yes | T35,T6,T19 | INOUT |
| IOC10 | Yes | Yes | T84,T276,T277 | Yes | T84,T6,T276 | INOUT |
| IOC11 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT |
| IOC12 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT |
| IOR0 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT |
| IOR1 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT |
| IOR2 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT |
| IOR3 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT |
| IOR4 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT |
| IOR5 | Yes | Yes | T19,T20,T82 | Yes | T6,T19,T20 | INOUT |
| IOR6 | Yes | Yes | T82,T83,T25 | Yes | T19,T20,T82 | INOUT |
| IOR7 | Yes | Yes | T82,T83,T25 | Yes | T6,T82,T83 | INOUT |
| IOR10 | Yes | Yes | T82,T83,T25 | Yes | T82,T83,T25 | INOUT |
| IOR11 | Yes | Yes | T82,T83,T25 | Yes | T6,T82,T83 | INOUT |
| IOR12 | Yes | Yes | T82,T83,T25 | Yes | T82,T83,T25 | INOUT |
| IOR13 | Yes | Yes | T15,T281,T16 | Yes | T15,T281,T16 | INOUT |

| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 21 | 16 | 76.19 | |
| CONT_ASSIGN | 212 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 213 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 786 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 797 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 822 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 829 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 836 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 839 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 845 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 847 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 851 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 854 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1023 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1040 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1041 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1042 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1043 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1047 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1048 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1049 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1050 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 212 | 1 | 1 | |
| 213 | 1 | 1 | |
| 786 | 0 | 1 | |
| 797 | 0 | 1 | |
| 822 | 0 | 1 | |
| 829 | 0 | 1 | |
| 836 | 1 | 1 | |
| 839 | 1 | 1 | |
| 845 | 1 | 1 | |
| 847 | 1 | 1 | |
| 851 | 0 | 1 | |
| 854 | 1 | 1 | |
| 1023 | 1 | 1 | |
| 1040 | 1 | 1 | |
| 1041 | 1 | 1 | |
| 1042 | 1 | 1 | |
| 1043 | 1 | 1 | |
| 1047 | 1 | 1 | |
| 1048 | 1 | 1 | |
| 1049 | 1 | 1 | |
| 1050 | 1 | 1 |

| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T12,T56,T85 |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 66 | 64 | 96.97 |
| Total Bits | 132 | 130 | 98.48 |
| Total Bits 0->1 | 66 | 66 | 100.00 |
| Total Bits 1->0 | 66 | 64 | 96.97 |
| Ports | 66 | 64 | 96.97 |
| Port Bits | 132 | 130 | 98.48 |
| Port Bits 0->1 | 66 | 66 | 100.00 |
| Port Bits 1->0 | 66 | 64 | 96.97 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| POR_N | Yes | Yes | T1,T4,T5 | Yes | T1,T2,T3 | INOUT | |
| USB_P | Yes | Yes | T6,T17,T22 | Yes | T6,T17,T22 | INOUT | |
| USB_N | Yes | Yes | T17,T22,T66 | Yes | T6,T17,T22 | INOUT | |
| CC1 | No | No | Yes | T6,T7,T8 | INOUT | ||
| CC2 | No | No | Yes | T6,T7,T8 | INOUT | ||
| FLASH_TEST_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE0[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE1[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| OTP_EXT_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV. | ||
| SPI_HOST_D0 | Yes | Yes | T9,T10,T11 | Yes | T9,T6,T10 | INOUT | |
| SPI_HOST_D1 | Yes | Yes | T9,T10,T11 | Yes | T9,T10,T11 | INOUT | |
| SPI_HOST_D2 | Yes | Yes | T9,T179,T180 | Yes | T9,T179,T180 | INOUT | |
| SPI_HOST_D3 | Yes | Yes | T9,T179,T180 | Yes | T9,T179,T180 | INOUT | |
| SPI_HOST_CLK | Yes | Yes | T9,T10,T11 | Yes | T9,T7,T10 | INOUT | |
| SPI_HOST_CS_L | Yes | Yes | T9,T10,T11 | Yes | T9,T6,T7 | INOUT | |
| SPI_DEV_D0 | Yes | Yes | T4,T38,T39 | Yes | T4,T38,T39 | INOUT | |
| SPI_DEV_D1 | Yes | Yes | T4,T38,T39 | Yes | T4,T38,T39 | INOUT | |
| SPI_DEV_D2 | Yes | Yes | T9,T179,T180 | Yes | T9,T7,T179 | INOUT | |
| SPI_DEV_D3 | Yes | Yes | T9,T179,T180 | Yes | T9,T7,T179 | INOUT | |
| SPI_DEV_CLK | Yes | Yes | T4,T38,T39 | Yes | T4,T38,T39 | INOUT | |
| SPI_DEV_CS_L | Yes | Yes | T4,T9,T72 | Yes | T4,T9,T72 | INOUT | |
| IOR8 | Yes | Yes | T19,T20,T273 | Yes | T45,T19,T20 | INOUT | |
| IOR9 | Yes | Yes | T6,T19,T20 | Yes | T35,T6,T45 | INOUT | |
| IOA0 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT | |
| IOA1 | Yes | Yes | T12,T13,T14 | Yes | T12,T13,T14 | INOUT | |
| IOA2 | Yes | Yes | T12,T84,T14 | Yes | T12,T84,T14 | INOUT | |
| IOA3 | Yes | Yes | T12,T14,T24 | Yes | T12,T14,T6 | INOUT | |
| IOA4 | Yes | Yes | T12,T100,T175 | Yes | T12,T100,T175 | INOUT | |
| IOA5 | Yes | Yes | T12,T100,T175 | Yes | T12,T100,T175 | INOUT | |
| IOA6 | Yes | Yes | T12,T14,T24 | Yes | T12,T14,T24 | INOUT | |
| IOA7 | Yes | Yes | T12,T38,T14 | Yes | T12,T38,T14 | INOUT | |
| IOA8 | Yes | Yes | T12,T14,T24 | Yes | T12,T14,T24 | INOUT | |
| IOB0 | Yes | Yes | T31,T32,T28 | Yes | T6,T31,T32 | INOUT | |
| IOB1 | Yes | Yes | T31,T32,T50 | Yes | T31,T32,T7 | INOUT | |
| IOB2 | Yes | Yes | T28,T29,T30 | Yes | T6,T28,T29 | INOUT | |
| IOB3 | Yes | Yes | T31,T19,T32 | Yes | T6,T31,T32 | INOUT | |
| IOB4 | Yes | Yes | T3,T274,T268 | Yes | T3,T274,T268 | INOUT | |
| IOB5 | Yes | Yes | T3,T274,T6 | Yes | T3,T274,T6 | INOUT | |
| IOB6 | Yes | Yes | T19,T20,T273 | Yes | T273,T82,T83 | INOUT | |
| IOB7 | Yes | Yes | T15,T16,T18 | Yes | T35,T6,T15 | INOUT | |
| IOB8 | Yes | Yes | T273,T82,T83 | Yes | T273,T82,T83 | INOUT | |
| IOB9 | Yes | Yes | T275,T19,T20 | Yes | T275,T6,T19 | INOUT | |
| IOB10 | Yes | Yes | T84,T275,T276 | Yes | T84,T275,T6 | INOUT | |
| IOB11 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT | |
| IOB12 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT | |
| IOC0 | Yes | Yes | T4,T41,T72 | Yes | T4,T72,T6 | INOUT | |
| IOC1 | Yes | Yes | T4,T72,T45 | Yes | T4,T72,T6 | INOUT | |
| IOC2 | Yes | Yes | T4,T72,T139 | Yes | T4,T72,T139 | INOUT | |
| IOC3 | Yes | Yes | T278,T279,T280 | Yes | T278,T279,T280 | INOUT | |
| IOC4 | Yes | Yes | T278,T279,T280 | Yes | T278,T279,T280 | INOUT | |
| IOC5 | Yes | Yes | T4,T44,T63 | Yes | T4,T44,T63 | INOUT | |
| IOC6 | Yes | Yes | T5,T114,T112 | Yes | T5,T114,T112 | INOUT | |
| IOC7 | Yes | Yes | T17,T273,T21 | Yes | T19,T20,T17 | INOUT | |
| IOC8 | Yes | Yes | T44,T63,T64 | Yes | T4,T44,T63 | INOUT | |
| IOC9 | Yes | Yes | T35,T82,T83 | Yes | T35,T6,T19 | INOUT | |
| IOC10 | Yes | Yes | T84,T276,T277 | Yes | T84,T6,T276 | INOUT | |
| IOC11 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT | |
| IOC12 | Yes | Yes | T84,T276,T277 | Yes | T84,T276,T277 | INOUT | |
| IOR0 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT | |
| IOR1 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT | |
| IOR2 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT | |
| IOR3 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT | |
| IOR4 | Yes | Yes | T4,T5,T44 | Yes | T4,T5,T44 | INOUT | |
| IOR5 | Yes | Yes | T19,T20,T82 | Yes | T6,T19,T20 | INOUT | |
| IOR6 | Yes | Yes | T82,T83,T25 | Yes | T19,T20,T82 | INOUT | |
| IOR7 | Yes | Yes | T82,T83,T25 | Yes | T6,T82,T83 | INOUT | |
| IOR10 | Yes | Yes | T82,T83,T25 | Yes | T82,T83,T25 | INOUT | |
| IOR11 | Yes | Yes | T82,T83,T25 | Yes | T6,T82,T83 | INOUT | |
| IOR12 | Yes | Yes | T82,T83,T25 | Yes | T82,T83,T25 | INOUT | |
| IOR13 | Yes | Yes | T15,T281,T16 | Yes | T15,T281,T16 | INOUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |