Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : i2c
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.25 94.25

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_i2c0 94.19 94.19
tb.dut.top_earlgrey.u_i2c1 94.22 94.22
tb.dut.top_earlgrey.u_i2c2 94.22 94.22



Module Instance : tb.dut.top_earlgrey.u_i2c0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.19 94.19


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.19 94.19


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.61 90.68 93.15 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.61 90.68 93.15 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.22 94.22


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.61 90.68 93.15 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : i2c
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 348 328 94.25
Total Bits 0->1 174 164 94.25
Total Bits 1->0 174 164 94.25

Ports 52 48 92.31
Port Bits 348 328 94.25
Port Bits 0->1 174 164 94.25
Port Bits 1->0 174 164 94.25

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T29,T30,T34 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T59,T194,T132 Yes T59,T194,T132 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T59,T194,T132 Yes T59,T194,T132 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T66,*T67,*T68 Yes T66,T67,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T63,T64,T65 Yes T63,T64,T65 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T66,T68,T69 Yes T66,T68,T69 INPUT
tl_i.a_valid Yes Yes T59,T194,T62 Yes T59,T194,T62 INPUT
tl_o.a_ready Yes Yes T59,T194,T62 Yes T59,T194,T62 OUTPUT
tl_o.d_error Yes Yes T64,T65,T70 Yes T64,T65,T70 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T59,T194,T132 Yes T59,T194,T132 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T59,T194,T132 Yes T59,T194,T62 OUTPUT
tl_o.d_data[31:0] Yes Yes T59,T194,T132 Yes T59,T194,T62 OUTPUT
tl_o.d_sink Yes Yes T63,T64,T65 Yes T63,T64,T65 OUTPUT
tl_o.d_source[5:0] Yes Yes *T195,*T196,*T64 Yes T195,T196,T63 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T63,T64,T65 Yes T63,T64,T65 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T59,*T194,*T132 Yes T59,T194,T132 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T59,T194,T62 Yes T59,T194,T62 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T62,T88,T312 Yes T62,T88,T312 INPUT
alert_rx_i[0].ping_n Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_rx_i[0].ping_p Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T62,T88,T312 Yes T62,T88,T312 OUTPUT
cio_scl_i Yes Yes T59,T194,T132 Yes T59,T194,T132 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T59,T194,T132 Yes T59,T194,T132 OUTPUT
cio_sda_i Yes Yes T59,T194,T132 Yes T59,T194,T132 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T59,T194,T132 Yes T59,T194,T132 OUTPUT
intr_fmt_threshold_o Yes Yes T59,T194,T132 Yes T59,T194,T132 OUTPUT
intr_rx_threshold_o Yes Yes T59,T194,T132 Yes T59,T194,T132 OUTPUT
intr_acq_threshold_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_rx_overflow_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_controller_halt_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_scl_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_unstable_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_cmd_complete_o Yes Yes T59,T194,T132 Yes T59,T194,T132 OUTPUT
intr_tx_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_tx_threshold_o Yes Yes T288,T289,T195 Yes T288,T289,T195 OUTPUT
intr_acq_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_unexp_stop_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_host_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 344 324 94.19
Total Bits 0->1 172 162 94.19
Total Bits 1->0 172 162 94.19

Ports 52 48 92.31
Port Bits 344 324 94.19
Port Bits 0->1 172 162 94.19
Port Bits 1->0 172 162 94.19

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T29,T30,T34 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T194,T132,T202 Yes T194,T132,T202 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T194,T132,T202 Yes T194,T132,T202 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T66,*T67,*T68 Yes T66,T67,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T63,T64,T65 Yes T63,T64,T65 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T66,T68,T69 Yes T66,T68,T69 INPUT
tl_i.a_valid Yes Yes T194,T62,T132 Yes T194,T62,T132 INPUT
tl_o.a_ready Yes Yes T194,T62,T132 Yes T194,T62,T132 OUTPUT
tl_o.d_error Yes Yes T64,T65,T70 Yes T64,T65,T70 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T194,T132,T288 Yes T194,T132,T288 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T194,T132,T143 Yes T194,T62,T132 OUTPUT
tl_o.d_data[31:0] Yes Yes T194,T132,T143 Yes T194,T62,T132 OUTPUT
tl_o.d_sink Yes Yes T63,T64,T65 Yes T63,T64,T65 OUTPUT
tl_o.d_source[5:0] Yes Yes *T195,*T196,*T64 Yes T195,T196,T63 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T63,T64,T65 Yes T64,T65,T70 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T194,*T132,*T202 Yes T194,T132,T202 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T194,T62,T132 Yes T194,T62,T132 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T62,T312,T83 Yes T62,T312,T83 INPUT
alert_rx_i[0].ping_n Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_rx_i[0].ping_p Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T62,T312,T83 Yes T62,T312,T83 OUTPUT
cio_scl_i Yes Yes T194,T132,T309 Yes T194,T132,T309 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T194,T132,T308 Yes T194,T132,T308 OUTPUT
cio_sda_i Yes Yes T194,T132,T309 Yes T194,T132,T309 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T194,T132,T309 Yes T194,T132,T309 OUTPUT
intr_fmt_threshold_o Yes Yes T194,T132,T288 Yes T194,T132,T288 OUTPUT
intr_rx_threshold_o Yes Yes T194,T132,T288 Yes T194,T132,T288 OUTPUT
intr_acq_threshold_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_rx_overflow_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_controller_halt_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_scl_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_unstable_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_cmd_complete_o Yes Yes T194,T132,T288 Yes T194,T132,T288 OUTPUT
intr_tx_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_tx_threshold_o Yes Yes T288,T289,T195 Yes T288,T289,T195 OUTPUT
intr_acq_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_unexp_stop_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_host_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 346 326 94.22
Total Bits 0->1 173 163 94.22
Total Bits 1->0 173 163 94.22

Ports 52 48 92.31
Port Bits 346 326 94.22
Port Bits 0->1 173 163 94.22
Port Bits 1->0 173 163 94.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T29,T30,T34 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T214,T202,T297 Yes T214,T202,T297 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T214,T202,T297 Yes T214,T202,T297 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T66,*T67,*T68 Yes T66,T67,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T63,T64,T65 Yes T63,T64,T65 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T66,T68,T69 Yes T66,T68,T69 INPUT
tl_i.a_valid Yes Yes T62,T214,T143 Yes T62,T214,T143 INPUT
tl_o.a_ready Yes Yes T62,T214,T143 Yes T62,T214,T143 OUTPUT
tl_o.d_error Yes Yes T64,T70,T79 Yes T64,T70,T79 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T214,T297,T288 Yes T214,T297,T288 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T214,T143,T202 Yes T62,T214,T143 OUTPUT
tl_o.d_data[31:0] Yes Yes T214,T143,T202 Yes T62,T214,T143 OUTPUT
tl_o.d_sink Yes Yes T63,T64,T70 Yes T64,T70,T79 OUTPUT
tl_o.d_source[5:0] Yes Yes *T195,*T196,*T64 Yes T195,T196,T63 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T63,T64,T70 Yes T64,T70,T79 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T214,*T202,*T297 Yes T214,T202,T297 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T62,T214,T143 Yes T62,T214,T143 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T62,T88,T83 Yes T62,T88,T83 INPUT
alert_rx_i[0].ping_n Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_rx_i[0].ping_p Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T62,T88,T83 Yes T62,T88,T83 OUTPUT
cio_scl_i Yes Yes T214,T297,T319 Yes T214,T297,T319 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T297,T302,T343 Yes T297,T302,T343 OUTPUT
cio_sda_i Yes Yes T214,T297,T319 Yes T214,T297,T319 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T214,T297,T319 Yes T214,T297,T319 OUTPUT
intr_fmt_threshold_o Yes Yes T297,T288,T302 Yes T297,T288,T302 OUTPUT
intr_rx_threshold_o Yes Yes T297,T288,T302 Yes T297,T288,T302 OUTPUT
intr_acq_threshold_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_rx_overflow_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_controller_halt_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_scl_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_unstable_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_cmd_complete_o Yes Yes T214,T297,T288 Yes T214,T297,T288 OUTPUT
intr_tx_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_tx_threshold_o Yes Yes T288,T289,T195 Yes T288,T289,T195 OUTPUT
intr_acq_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_unexp_stop_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_host_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
TotalCoveredPercent
Totals 52 48 92.31
Total Bits 346 326 94.22
Total Bits 0->1 173 163 94.22
Total Bits 1->0 173 163 94.22

Ports 52 48 92.31
Port Bits 346 326 94.22
Port Bits 0->1 173 163 94.22
Port Bits 1->0 173 163 94.22

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T29,T30,T34 Yes T1,T2,T3 INPUT
ram_cfg_i.rf_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.rf_cfg.cfg_en No No No INPUT
ram_cfg_i.ram_cfg.cfg[3:0] No No No INPUT
ram_cfg_i.ram_cfg.cfg_en No No No INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T59,T202,T344 Yes T59,T202,T344 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T59,T202,T344 Yes T59,T202,T344 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[6:0] Yes Yes *T63,*T64,*T65 Yes T63,T64,T65 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T66,*T67,*T68 Yes T66,T67,T68 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T63,T64,T65 Yes T63,T64,T65 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T66,T68,T69 Yes T66,T68,T69 INPUT
tl_i.a_valid Yes Yes T59,T62,T143 Yes T59,T62,T143 INPUT
tl_o.a_ready Yes Yes T59,T62,T143 Yes T59,T62,T143 OUTPUT
tl_o.d_error Yes Yes T64,T70,T79 Yes T64,T70,T79 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T59,T303,T288 Yes T59,T303,T288 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T59,T143,T202 Yes T59,T62,T143 OUTPUT
tl_o.d_data[31:0] Yes Yes T59,T143,T202 Yes T59,T62,T143 OUTPUT
tl_o.d_sink Yes Yes T63,T64,T70 Yes T63,T64,T65 OUTPUT
tl_o.d_source[5:0] Yes Yes *T195,*T196,*T64 Yes T195,T196,T63 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T63,T64,T79 Yes T63,T64,T65 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T59,*T202,*T344 Yes T59,T202,T344 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T59,T62,T143 Yes T59,T62,T143 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T62,T83,T143 Yes T62,T83,T143 INPUT
alert_rx_i[0].ping_n Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_rx_i[0].ping_p Yes Yes T83,T84,T85 Yes T83,T84,T85 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T62,T83,T143 Yes T62,T83,T143 OUTPUT
cio_scl_i Yes Yes T59,T303,T320 Yes T59,T303,T320 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T59,T303,T320 Yes T59,T303,T320 OUTPUT
cio_sda_i Yes Yes T59,T303,T320 Yes T59,T303,T320 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T59,T303,T320 Yes T59,T303,T320 OUTPUT
intr_fmt_threshold_o Yes Yes T59,T303,T288 Yes T59,T303,T288 OUTPUT
intr_rx_threshold_o Yes Yes T59,T303,T288 Yes T59,T303,T288 OUTPUT
intr_acq_threshold_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_rx_overflow_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_controller_halt_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_scl_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_interference_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_stretch_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_sda_unstable_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_cmd_complete_o Yes Yes T59,T303,T288 Yes T59,T303,T288 OUTPUT
intr_tx_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_tx_threshold_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_acq_stretch_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_unexp_stop_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT
intr_host_timeout_o Yes Yes T288,T289,T298 Yes T288,T289,T298 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%