Line Coverage for Module :
sensor_ctrl
| Line No. | Total | Covered | Percent |
TOTAL | | 84 | 75 | 89.29 |
ALWAYS | 183 | 0 | 0 | |
ALWAYS | 183 | 2 | 2 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 208 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 211 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 219 | 1 | 1 | 100.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 1 | 100.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 1 | 100.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 222 | 1 | 0 | 0.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 225 | 1 | 1 | 100.00 |
CONT_ASSIGN | 231 | 1 | 1 | 100.00 |
ALWAYS | 241 | 0 | 0 | |
ALWAYS | 241 | 3 | 3 | 100.00 |
ALWAYS | 249 | 0 | 0 | |
ALWAYS | 249 | 3 | 3 | 100.00 |
CONT_ASSIGN | 258 | 1 | 1 | 100.00 |
CONT_ASSIGN | 260 | 1 | 1 | 100.00 |
CONT_ASSIGN | 311 | 1 | 1 | 100.00 |
ALWAYS | 327 | 3 | 3 | 100.00 |
ALWAYS | 338 | 3 | 3 | 100.00 |
CONT_ASSIGN | 349 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv' or '../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
183 |
1 |
1 |
184 |
1 |
1 |
208 |
11 |
11 |
211 |
11 |
11 |
214 |
11 |
11 |
219 |
11 |
11 |
222 |
2 |
11 |
225 |
11 |
11 |
231 |
1 |
1 |
241 |
1 |
1 |
242 |
1 |
1 |
243 |
1 |
1 |
249 |
1 |
1 |
250 |
1 |
1 |
251 |
1 |
1 |
258 |
1 |
1 |
260 |
1 |
1 |
311 |
1 |
1 |
327 |
1 |
1 |
328 |
1 |
1 |
330 |
1 |
1 |
338 |
1 |
1 |
339 |
1 |
1 |
341 |
1 |
1 |
349 |
|
unreachable |
Cond Coverage for Module :
sensor_ctrl
| Total | Covered | Percent |
Conditions | 100 | 82 | 82.00 |
Logical | 100 | 82 | 82.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 184
EXPRESSION (alert_event_p[i] | ((~alert_event_n[i])))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T174,T16,T175 |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
LINE 211
EXPRESSION (alert_en_buf[0] && event_vld[0] && ((!reg2hw.fatal_alert_en[0])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T16,T50 |
LINE 211
EXPRESSION (alert_en_buf[1] && event_vld[1] && ((!reg2hw.fatal_alert_en[1])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T175,T176 |
1 | 0 | 1 | Covered | T174,T16,T175 |
1 | 1 | 0 | Covered | T175,T176,T180 |
1 | 1 | 1 | Covered | T174,T175,T176 |
LINE 211
EXPRESSION (alert_en_buf[2] && event_vld[2] && ((!reg2hw.fatal_alert_en[2])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[3] && event_vld[3] && ((!reg2hw.fatal_alert_en[3])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[4] && event_vld[4] && ((!reg2hw.fatal_alert_en[4])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T175,T176 |
1 | 0 | 1 | Covered | T174,T16,T175 |
1 | 1 | 0 | Covered | T175,T176,T180 |
1 | 1 | 1 | Covered | T174,T175,T176 |
LINE 211
EXPRESSION (alert_en_buf[5] && event_vld[5] && ((!reg2hw.fatal_alert_en[5])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[6] && event_vld[6] && ((!reg2hw.fatal_alert_en[6])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[7] && event_vld[7] && ((!reg2hw.fatal_alert_en[7])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[8] && event_vld[8] && ((!reg2hw.fatal_alert_en[8])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[9] && event_vld[9] && ((!reg2hw.fatal_alert_en[9])))
-------1------- ------2----- --------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 211
EXPRESSION (alert_en_buf[10] && event_vld[10] && ((!reg2hw.fatal_alert_en[10])))
--------1------- ------2------ ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T174,T177,T178 |
1 | 0 | 1 | Covered | T174,T16,T50 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T174,T177,T178 |
LINE 214
EXPRESSION (alert_en_buf[0] && event_vld[0] && reg2hw.fatal_alert_en[0])
-------1------- ------2----- ------------3-----------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Covered | T174,T16,T50 |
1 | 1 | 1 | Not Covered | |
LINE 225
EXPRESSION (recov_event[0] & reg2hw.recov_alert[0].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T16,T50 |
1 | 0 | Covered | T174,T16,T50 |
1 | 1 | Covered | T174,T16,T50 |
LINE 225
EXPRESSION (recov_event[1] & reg2hw.recov_alert[1].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T175,T176 |
1 | 0 | Covered | T174,T175,T176 |
1 | 1 | Covered | T174,T175,T176 |
LINE 225
EXPRESSION (recov_event[2] & reg2hw.recov_alert[2].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[3] & reg2hw.recov_alert[3].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[4] & reg2hw.recov_alert[4].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T175,T176 |
1 | 0 | Covered | T174,T175,T176 |
1 | 1 | Covered | T174,T175,T176 |
LINE 225
EXPRESSION (recov_event[5] & reg2hw.recov_alert[5].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[6] & reg2hw.recov_alert[6].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[7] & reg2hw.recov_alert[7].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[8] & reg2hw.recov_alert[8].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[9] & reg2hw.recov_alert[9].q)
-------1------ -----------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 225
EXPRESSION (recov_event[10] & reg2hw.recov_alert[10].q)
-------1------- ------------2-----------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T174,T177,T178 |
1 | 0 | Covered | T174,T177,T178 |
1 | 1 | Covered | T174,T177,T178 |
LINE 242
EXPRESSION (alert_event_p[i] & event_clr[i])
--------1------- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T174,T16,T175 |
1 | 1 | Covered | T174,T16,T175 |
LINE 243
SUB-EXPRESSION (((~alert_event_n[i])) & event_clr[i])
----------1---------- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T174,T16,T175 |
1 | 1 | Covered | T174,T16,T175 |
LINE 258
EXPRESSION (reg2hw.alert_test.recov_alert.qe & reg2hw.alert_test.recov_alert.q)
----------------1--------------- ---------------2---------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T62,T76,T104 |
1 | 1 | Covered | T62,T76,T104 |
LINE 260
EXPRESSION (reg2hw.alert_test.fatal_alert.qe & reg2hw.alert_test.fatal_alert.q)
----------------1--------------- ---------------2---------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T62,T76,T104 |
1 | 1 | Covered | T62,T76,T104 |
LINE 311
EXPRESSION (((|(async_alert_event_p & alert_en_buf))) | ((~&(async_alert_event_n | (~alert_en_buf)))) | ((|reg2hw.recov_alert)))
--------------------1-------------------- ----------------------2---------------------- -----------3-----------
-1- | -2- | -3- | Status | Tests |
0 | 0 | 0 | Covered | T1,T2,T3 |
0 | 0 | 1 | Covered | T174,T16,T175 |
0 | 1 | 0 | Not Covered | |
1 | 0 | 0 | Not Covered | |
Toggle Coverage for Module :
sensor_ctrl
| Total | Covered | Percent |
Totals |
108 |
84 |
77.78 |
Total Bits |
456 |
408 |
89.47 |
Total Bits 0->1 |
228 |
204 |
89.47 |
Total Bits 1->0 |
228 |
204 |
89.47 |
| | | |
Ports |
108 |
84 |
77.78 |
Port Bits |
456 |
408 |
89.47 |
Port Bits 0->1 |
228 |
204 |
89.47 |
Port Bits 1->0 |
228 |
204 |
89.47 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T29,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
clk_aon_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T29,T30,T31 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[0] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[2:1] |
No |
No |
|
No |
|
INPUT |
tl_i.a_user.instr_type[3] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[1:0] |
No |
No |
|
No |
|
INPUT |
tl_i.a_address[6:2] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[15:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[16] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[18:17] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[19] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[21:20] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T66,*T67,*T68 |
Yes |
T66,T67,T68 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T26,T27,T28 |
Yes |
T26,T27,T28 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[0] |
Yes |
Yes |
*T66,*T68,*T69 |
Yes |
T66,T68,T69 |
INPUT |
tl_i.a_opcode[1] |
No |
No |
|
No |
|
INPUT |
tl_i.a_opcode[2] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_error |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T174,T16,T175 |
Yes |
T174,T16,T175 |
OUTPUT |
tl_o.d_user.rsp_intg[1:0] |
Yes |
Yes |
T174,T16,T175 |
Yes |
T62,T174,T16 |
OUTPUT |
tl_o.d_user.rsp_intg[3:2] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_user.rsp_intg[5:4] |
Yes |
Yes |
T29,T30,*T31 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_user.rsp_intg[6] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T29,T30,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_sink |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_source[0] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_source[1] |
Yes |
Yes |
*T1,*T29,*T30 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_source[5:2] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[0] |
No |
No |
|
No |
|
OUTPUT |
tl_o.d_size[1] |
Yes |
Yes |
T29,T30,T31 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T29,*T30,*T31 |
Yes |
T1,T2,T3 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
ast_alert_i.alerts[0].n |
Yes |
Yes |
T174,T16,T50 |
Yes |
T16,T50,T179 |
INPUT |
ast_alert_i.alerts[0].p |
Yes |
Yes |
T16,T50,T179 |
Yes |
T174,T16,T50 |
INPUT |
ast_alert_i.alerts[1].n |
Yes |
Yes |
T174,T175,T176 |
Yes |
T175,T176,T180 |
INPUT |
ast_alert_i.alerts[1].p |
Yes |
Yes |
T175,T176,T180 |
Yes |
T174,T175,T176 |
INPUT |
ast_alert_i.alerts[2].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[2].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[3].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[3].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[4].n |
Yes |
Yes |
T174,T175,T176 |
Yes |
T175,T176,T180 |
INPUT |
ast_alert_i.alerts[4].p |
Yes |
Yes |
T175,T176,T180 |
Yes |
T174,T175,T176 |
INPUT |
ast_alert_i.alerts[5].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[5].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[6].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[6].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[7].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[7].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[8].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[8].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[9].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[9].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_i.alerts[10].n |
No |
Yes |
T174,T177,T178 |
No |
|
INPUT |
ast_alert_i.alerts[10].p |
No |
No |
|
Yes |
T174,T177,T178 |
INPUT |
ast_alert_o.alerts_trig[0].n |
Yes |
Yes |
T174,T16,T50 |
Yes |
T174,T16,T50 |
OUTPUT |
ast_alert_o.alerts_trig[0].p |
Yes |
Yes |
T174,T16,T50 |
Yes |
T174,T16,T50 |
OUTPUT |
ast_alert_o.alerts_trig[1].n |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_trig[1].p |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_trig[2].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[2].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[3].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[3].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[4].n |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_trig[4].p |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_trig[5].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[5].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[6].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[6].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[7].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[7].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[8].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[8].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[9].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[9].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[10].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_trig[10].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[0].n |
Yes |
Yes |
T174,T16,T50 |
Yes |
T174,T16,T50 |
OUTPUT |
ast_alert_o.alerts_ack[0].p |
Yes |
Yes |
T174,T16,T50 |
Yes |
T174,T16,T50 |
OUTPUT |
ast_alert_o.alerts_ack[1].n |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_ack[1].p |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_ack[2].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[2].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[3].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[3].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[4].n |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_ack[4].p |
Yes |
Yes |
T174,T175,T176 |
Yes |
T174,T175,T176 |
OUTPUT |
ast_alert_o.alerts_ack[5].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[5].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[6].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[6].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[7].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[7].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[8].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[8].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[9].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[9].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[10].n |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_alert_o.alerts_ack[10].p |
Yes |
Yes |
T174,T177,T178 |
Yes |
T174,T177,T178 |
OUTPUT |
ast_status_i.io_pok[1:0] |
Yes |
Yes |
T159,T160,T161 |
Yes |
T1,T2,T3 |
INPUT |
ast2pinmux_i[8:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
ast_init_done_i[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T29,T30,T34 |
INPUT |
cio_ast_debug_out_o[8:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
cio_ast_debug_out_en_o[8:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
intr_io_status_change_o |
Yes |
Yes |
T159,T139,T140 |
Yes |
T159,T139,T140 |
OUTPUT |
intr_init_status_change_o |
Yes |
Yes |
T139,T140,T141 |
Yes |
T139,T140,T141 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T62,T174,T16 |
Yes |
T62,T174,T16 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T83,T84,T85 |
Yes |
T83,T84,T85 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T83,T84,T85 |
Yes |
T83,T84,T85 |
INPUT |
alert_rx_i[1].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[1].ack_p |
Yes |
Yes |
T62,T83,T175 |
Yes |
T62,T83,T175 |
INPUT |
alert_rx_i[1].ping_n |
Yes |
Yes |
T83,T84,T85 |
Yes |
T83,T84,T85 |
INPUT |
alert_rx_i[1].ping_p |
Yes |
Yes |
T83,T84,T85 |
Yes |
T83,T84,T85 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T62,T174,T16 |
Yes |
T62,T174,T16 |
OUTPUT |
alert_tx_o[1].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[1].alert_p |
Yes |
Yes |
T62,T83,T175 |
Yes |
T62,T83,T175 |
OUTPUT |
wkup_req_o |
Yes |
Yes |
T174,T16,T175 |
Yes |
T174,T16,T175 |
OUTPUT |
*Tests covering at least one bit in the range
Branch Coverage for Module :
sensor_ctrl
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
327 |
2 |
2 |
100.00 |
IF |
338 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv' or '../src/lowrisc_systems_sensor_ctrl_0.1/rtl/sensor_ctrl.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 327 if ((!rst_aon_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 338 if ((!rst_aon_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
sensor_ctrl
Assertion Details
FpvSecCmRegWeOnehotCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
73597780 |
5 |
0 |
0 |
T117 |
38424 |
0 |
0 |
0 |
T118 |
110468 |
0 |
0 |
0 |
T119 |
17357 |
0 |
0 |
0 |
T120 |
25212 |
0 |
0 |
0 |
T121 |
23451 |
0 |
0 |
0 |
T122 |
34875 |
0 |
0 |
0 |
T249 |
0 |
1 |
0 |
0 |
T322 |
60397 |
0 |
0 |
0 |
T329 |
38919 |
1 |
0 |
0 |
T330 |
0 |
1 |
0 |
0 |
T331 |
0 |
1 |
0 |
0 |
T332 |
0 |
1 |
0 |
0 |
T333 |
16912 |
0 |
0 |
0 |
T334 |
10512 |
0 |
0 |
0 |
NumAlertsMatch_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
840 |
840 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T29 |
1 |
1 |
0 |
0 |
T30 |
1 |
1 |
0 |
0 |
T59 |
1 |
1 |
0 |
0 |
T60 |
1 |
1 |
0 |
0 |
T94 |
1 |
1 |
0 |
0 |
T100 |
1 |
1 |
0 |
0 |
T116 |
1 |
1 |
0 |
0 |