Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T47,T51,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T47,T15,T16 |
| 1 | 1 | Covered | T47,T15,T16 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T15,T16,T49 |
| 1 | 0 | Covered | T47,T15,T16 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T47,T15,T16 |
| 1 | 1 | Covered | T47,T15,T16 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T15,T16,T49 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T55,T56,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T16,T49 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T15,T16,T49 |
| 1 | - | Covered | T15,T16,T49 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T15,T16,T49 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T15,T16,T49 |
| 1 | 1 | Covered | T15,T16,T49 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T15,T16,T49 |
| 0 |
0 |
1 |
Covered |
T15,T16,T49 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T15,T16,T49 |
| 0 |
0 |
1 |
Covered |
T15,T16,T49 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2661429 |
0 |
0 |
| T15 |
145826 |
1547 |
0 |
0 |
| T16 |
0 |
854 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T50 |
0 |
715 |
0 |
0 |
| T53 |
0 |
298 |
0 |
0 |
| T55 |
26464 |
723 |
0 |
0 |
| T56 |
0 |
2162 |
0 |
0 |
| T57 |
0 |
1730 |
0 |
0 |
| T58 |
0 |
1710 |
0 |
0 |
| T127 |
0 |
802 |
0 |
0 |
| T128 |
0 |
783 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T131 |
59222 |
0 |
0 |
0 |
| T132 |
68666 |
0 |
0 |
0 |
| T133 |
166477 |
0 |
0 |
0 |
| T134 |
73096 |
0 |
0 |
0 |
| T135 |
61337 |
0 |
0 |
0 |
| T136 |
57274 |
0 |
0 |
0 |
| T187 |
78011 |
1798 |
0 |
0 |
| T188 |
0 |
2460 |
0 |
0 |
| T189 |
0 |
10382 |
0 |
0 |
| T335 |
0 |
16974 |
0 |
0 |
| T336 |
0 |
52552 |
0 |
0 |
| T337 |
0 |
1304 |
0 |
0 |
| T338 |
0 |
9585 |
0 |
0 |
| T357 |
0 |
934 |
0 |
0 |
| T362 |
84218 |
0 |
0 |
0 |
| T367 |
0 |
1620 |
0 |
0 |
| T368 |
0 |
1109 |
0 |
0 |
| T369 |
0 |
256 |
0 |
0 |
| T370 |
68056 |
0 |
0 |
0 |
| T371 |
36412 |
0 |
0 |
0 |
| T372 |
39415 |
0 |
0 |
0 |
| T373 |
63620 |
0 |
0 |
0 |
| T374 |
53719 |
0 |
0 |
0 |
| T375 |
41703 |
0 |
0 |
0 |
| T376 |
36912 |
0 |
0 |
0 |
| T377 |
23130 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
31824200 |
27658025 |
0 |
0 |
| T1 |
14050 |
10000 |
0 |
0 |
| T2 |
11575 |
7550 |
0 |
0 |
| T3 |
16825 |
12750 |
0 |
0 |
| T29 |
18375 |
14325 |
0 |
0 |
| T30 |
37400 |
33350 |
0 |
0 |
| T59 |
22400 |
18300 |
0 |
0 |
| T60 |
26125 |
22025 |
0 |
0 |
| T94 |
27625 |
23525 |
0 |
0 |
| T100 |
24300 |
20250 |
0 |
0 |
| T116 |
11325 |
9700 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6521 |
0 |
0 |
| T15 |
145826 |
4 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T48 |
18890 |
0 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T55 |
26464 |
1 |
0 |
0 |
| T56 |
0 |
6 |
0 |
0 |
| T57 |
0 |
4 |
0 |
0 |
| T58 |
0 |
4 |
0 |
0 |
| T127 |
0 |
2 |
0 |
0 |
| T128 |
0 |
2 |
0 |
0 |
| T129 |
23682 |
0 |
0 |
0 |
| T130 |
38025 |
0 |
0 |
0 |
| T131 |
59222 |
0 |
0 |
0 |
| T132 |
68666 |
0 |
0 |
0 |
| T133 |
166477 |
0 |
0 |
0 |
| T134 |
73096 |
0 |
0 |
0 |
| T135 |
61337 |
0 |
0 |
0 |
| T136 |
57274 |
0 |
0 |
0 |
| T187 |
78011 |
4 |
0 |
0 |
| T188 |
0 |
4 |
0 |
0 |
| T189 |
0 |
19 |
0 |
0 |
| T335 |
0 |
25 |
0 |
0 |
| T336 |
0 |
64 |
0 |
0 |
| T337 |
0 |
2 |
0 |
0 |
| T338 |
0 |
18 |
0 |
0 |
| T357 |
0 |
2 |
0 |
0 |
| T362 |
84218 |
0 |
0 |
0 |
| T367 |
0 |
4 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T369 |
0 |
1 |
0 |
0 |
| T370 |
68056 |
0 |
0 |
0 |
| T371 |
36412 |
0 |
0 |
0 |
| T372 |
39415 |
0 |
0 |
0 |
| T373 |
63620 |
0 |
0 |
0 |
| T374 |
53719 |
0 |
0 |
0 |
| T375 |
41703 |
0 |
0 |
0 |
| T376 |
36912 |
0 |
0 |
0 |
| T377 |
23130 |
0 |
0 |
0 |
| T378 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
846650 |
837625 |
0 |
0 |
| T2 |
577875 |
569950 |
0 |
0 |
| T3 |
1383175 |
1371450 |
0 |
0 |
| T29 |
1150475 |
1138125 |
0 |
0 |
| T30 |
2776625 |
2770400 |
0 |
0 |
| T59 |
2196150 |
2175575 |
0 |
0 |
| T60 |
2371725 |
2361425 |
0 |
0 |
| T94 |
2751275 |
2734825 |
0 |
0 |
| T100 |
2201475 |
2190300 |
0 |
0 |
| T116 |
1106300 |
1089000 |
0 |
0 |