Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T395 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
120944 |
0 |
0 |
T51 |
432601 |
370 |
0 |
0 |
T54 |
0 |
423 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
393 |
0 |
0 |
T180 |
0 |
602 |
0 |
0 |
T181 |
0 |
3877 |
0 |
0 |
T182 |
0 |
454 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
26324 |
0 |
0 |
T361 |
0 |
474 |
0 |
0 |
T374 |
0 |
831 |
0 |
0 |
T378 |
0 |
714 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
301 |
0 |
0 |
T51 |
432601 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T181 |
0 |
9 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
64 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T395 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
112682 |
0 |
0 |
T51 |
432601 |
441 |
0 |
0 |
T54 |
0 |
401 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
436 |
0 |
0 |
T180 |
0 |
683 |
0 |
0 |
T181 |
0 |
2491 |
0 |
0 |
T182 |
0 |
412 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
26255 |
0 |
0 |
T361 |
0 |
434 |
0 |
0 |
T374 |
0 |
937 |
0 |
0 |
T378 |
0 |
630 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
279 |
0 |
0 |
T51 |
432601 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T181 |
0 |
6 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
64 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
109318 |
0 |
0 |
T51 |
432601 |
457 |
0 |
0 |
T54 |
0 |
453 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
433 |
0 |
0 |
T180 |
0 |
608 |
0 |
0 |
T181 |
0 |
911 |
0 |
0 |
T182 |
0 |
462 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
26280 |
0 |
0 |
T361 |
0 |
387 |
0 |
0 |
T374 |
0 |
886 |
0 |
0 |
T378 |
0 |
800 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
272 |
0 |
0 |
T51 |
432601 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
64 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T395 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
123150 |
0 |
0 |
T51 |
432601 |
383 |
0 |
0 |
T54 |
0 |
408 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
402 |
0 |
0 |
T180 |
0 |
603 |
0 |
0 |
T181 |
0 |
406 |
0 |
0 |
T182 |
0 |
474 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
26238 |
0 |
0 |
T361 |
0 |
460 |
0 |
0 |
T374 |
0 |
747 |
0 |
0 |
T378 |
0 |
826 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
306 |
0 |
0 |
T51 |
432601 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T181 |
0 |
1 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
64 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
126349 |
0 |
0 |
T51 |
432601 |
383 |
0 |
0 |
T54 |
0 |
452 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
440 |
0 |
0 |
T180 |
0 |
498 |
0 |
0 |
T181 |
0 |
3479 |
0 |
0 |
T182 |
0 |
416 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
26268 |
0 |
0 |
T361 |
0 |
460 |
0 |
0 |
T374 |
0 |
829 |
0 |
0 |
T378 |
0 |
761 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
312 |
0 |
0 |
T51 |
432601 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T181 |
0 |
8 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
64 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T51,T54,T179 |
1 | 1 | Covered | T51,T54,T179 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T51,T54,T179 |
0 |
0 |
1 |
Covered |
T51,T54,T179 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
118843 |
0 |
0 |
T51 |
432601 |
435 |
0 |
0 |
T54 |
0 |
425 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
442 |
0 |
0 |
T180 |
0 |
519 |
0 |
0 |
T181 |
0 |
2227 |
0 |
0 |
T182 |
0 |
482 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
26304 |
0 |
0 |
T361 |
0 |
447 |
0 |
0 |
T374 |
0 |
847 |
0 |
0 |
T378 |
0 |
717 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
294 |
0 |
0 |
T51 |
432601 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T77 |
17133 |
0 |
0 |
0 |
T129 |
300342 |
0 |
0 |
0 |
T137 |
68955 |
0 |
0 |
0 |
T168 |
93709 |
0 |
0 |
0 |
T179 |
0 |
1 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T181 |
0 |
5 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T339 |
23432 |
0 |
0 |
0 |
T358 |
0 |
64 |
0 |
0 |
T361 |
0 |
1 |
0 |
0 |
T374 |
0 |
2 |
0 |
0 |
T378 |
0 |
2 |
0 |
0 |
T387 |
58896 |
0 |
0 |
0 |
T388 |
548294 |
0 |
0 |
0 |
T389 |
14634 |
0 |
0 |
0 |
T390 |
17128 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T13,T16,T49 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T13,T16,T49 |
1 | 1 | Covered | T13,T16,T49 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T16,T49 |
1 | 0 | Covered | T13,T16,T49 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T13,T16,T49 |
1 | 1 | Covered | T13,T16,T49 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T13,T16,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T13,T16,T49 |
0 |
0 |
1 |
Covered |
T13,T16,T49 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T13,T16,T49 |
0 |
0 |
1 |
Covered |
T13,T16,T49 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
177376 |
0 |
0 |
T13 |
44297 |
1882 |
0 |
0 |
T16 |
0 |
665 |
0 |
0 |
T19 |
0 |
853 |
0 |
0 |
T49 |
0 |
906 |
0 |
0 |
T51 |
0 |
446 |
0 |
0 |
T53 |
0 |
1726 |
0 |
0 |
T57 |
0 |
570 |
0 |
0 |
T60 |
0 |
1578 |
0 |
0 |
T115 |
52745 |
0 |
0 |
0 |
T128 |
169582 |
0 |
0 |
0 |
T147 |
0 |
600 |
0 |
0 |
T148 |
0 |
904 |
0 |
0 |
T149 |
123972 |
0 |
0 |
0 |
T150 |
43089 |
0 |
0 |
0 |
T151 |
56966 |
0 |
0 |
0 |
T152 |
80178 |
0 |
0 |
0 |
T153 |
71778 |
0 |
0 |
0 |
T154 |
52510 |
0 |
0 |
0 |
T155 |
23462 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1417691 |
1241713 |
0 |
0 |
T1 |
608 |
446 |
0 |
0 |
T2 |
662 |
499 |
0 |
0 |
T3 |
396 |
234 |
0 |
0 |
T4 |
4154 |
3618 |
0 |
0 |
T5 |
983 |
491 |
0 |
0 |
T15 |
353 |
189 |
0 |
0 |
T30 |
2917 |
2750 |
0 |
0 |
T98 |
1377 |
1214 |
0 |
0 |
T112 |
401 |
238 |
0 |
0 |
T135 |
1375 |
1211 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
363 |
0 |
0 |
T13 |
44297 |
5 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T115 |
52745 |
0 |
0 |
0 |
T128 |
169582 |
0 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T148 |
0 |
2 |
0 |
0 |
T149 |
123972 |
0 |
0 |
0 |
T150 |
43089 |
0 |
0 |
0 |
T151 |
56966 |
0 |
0 |
0 |
T152 |
80178 |
0 |
0 |
0 |
T153 |
71778 |
0 |
0 |
0 |
T154 |
52510 |
0 |
0 |
0 |
T155 |
23462 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
110908295 |
110272963 |
0 |
0 |
T1 |
41621 |
41154 |
0 |
0 |
T2 |
52065 |
51653 |
0 |
0 |
T3 |
27059 |
26299 |
0 |
0 |
T4 |
373411 |
370283 |
0 |
0 |
T5 |
53043 |
51050 |
0 |
0 |
T15 |
21246 |
20514 |
0 |
0 |
T30 |
160709 |
160294 |
0 |
0 |
T98 |
135475 |
135103 |
0 |
0 |
T112 |
15879 |
15543 |
0 |
0 |
T135 |
144774 |
143989 |
0 |
0 |