Toggle Coverage for Module :
adc_ctrl
| Total | Covered | Percent |
Totals |
37 |
37 |
100.00 |
Total Bits |
324 |
324 |
100.00 |
Total Bits 0->1 |
162 |
162 |
100.00 |
Total Bits 1->0 |
162 |
162 |
100.00 |
| | | |
Ports |
37 |
37 |
100.00 |
Port Bits |
324 |
324 |
100.00 |
Port Bits 0->1 |
162 |
162 |
100.00 |
Port Bits 1->0 |
162 |
162 |
100.00 |
Port Details
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
clk_aon_i |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
rst_ni |
Yes |
Yes |
T1,T31,T32 |
Yes |
T1,T2,T3 |
INPUT |
rst_aon_ni |
Yes |
Yes |
T1,T31,T32 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.d_ready |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.data_intg[6:0] |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
INPUT |
tl_i.a_user.cmd_intg[6:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.instr_type[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_user.rsvd[4:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_data[31:0] |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
INPUT |
tl_i.a_mask[3:0] |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[6:0] |
Yes |
Yes |
*T61,*T62,*T63 |
Yes |
T61,T62,T63 |
INPUT |
tl_i.a_address[17:7] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[18] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[21:19] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[22] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[29:23] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_address[30] |
Yes |
Yes |
*T1,*T2,*T3 |
Yes |
T1,T2,T3 |
INPUT |
tl_i.a_address[31] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_source[5:0] |
Yes |
Yes |
*T46,*T64,*T65 |
Yes |
T46,T64,T65 |
INPUT |
tl_i.a_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_size[1:0] |
Yes |
Yes |
T61,T62,T63 |
Yes |
T61,T62,T63 |
INPUT |
tl_i.a_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
INPUT |
tl_i.a_opcode[2:0] |
Yes |
Yes |
T46,T65,T66 |
Yes |
T46,T65,T66 |
INPUT |
tl_i.a_valid |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
INPUT |
tl_o.a_ready |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
OUTPUT |
tl_o.d_error |
Yes |
Yes |
T61,T63,T67 |
Yes |
T61,T63,T67 |
OUTPUT |
tl_o.d_user.data_intg[6:0] |
Yes |
Yes |
T16,T46,T283 |
Yes |
T16,T46,T108 |
OUTPUT |
tl_o.d_user.rsp_intg[6:0] |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
OUTPUT |
tl_o.d_data[31:0] |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
OUTPUT |
tl_o.d_sink |
Yes |
Yes |
T61,T63,T67 |
Yes |
T61,T63,T67 |
OUTPUT |
tl_o.d_source[5:0] |
Yes |
Yes |
*T46,*T65,*T231 |
Yes |
T46,T65,T231 |
OUTPUT |
tl_o.d_source[7:6] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_size[1:0] |
Yes |
Yes |
T61,T63,T67 |
Yes |
T61,T63,T67 |
OUTPUT |
tl_o.d_param[2:0] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_opcode[0] |
Yes |
Yes |
*T16,*T46,*T283 |
Yes |
T16,T46,T108 |
OUTPUT |
tl_o.d_opcode[2:1] |
Unreachable |
Unreachable |
|
Unreachable |
|
OUTPUT |
tl_o.d_valid |
Yes |
Yes |
T16,T46,T108 |
Yes |
T16,T46,T108 |
OUTPUT |
alert_rx_i[0].ack_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
INPUT |
alert_rx_i[0].ack_p |
Yes |
Yes |
T75,T46,T341 |
Yes |
T75,T46,T341 |
INPUT |
alert_rx_i[0].ping_n |
Yes |
Yes |
T75,T341,T77 |
Yes |
T75,T77,T78 |
INPUT |
alert_rx_i[0].ping_p |
Yes |
Yes |
T75,T77,T78 |
Yes |
T75,T341,T77 |
INPUT |
alert_tx_o[0].alert_n |
Yes |
Yes |
T1,T2,T3 |
Yes |
T1,T2,T3 |
OUTPUT |
alert_tx_o[0].alert_p |
Yes |
Yes |
T75,T46,T341 |
Yes |
T75,T46,T341 |
OUTPUT |
adc_o.pd |
Yes |
Yes |
T16,T51,T52 |
Yes |
T16,T51,T52 |
OUTPUT |
adc_o.channel_sel[1:0] |
Yes |
Yes |
T16,T51,T52 |
Yes |
T16,T51,T52 |
OUTPUT |
adc_i.data_valid |
Yes |
Yes |
T16,T51,T52 |
Yes |
T16,T51,T52 |
INPUT |
adc_i.data[9:0] |
Yes |
Yes |
T16,T51,T52 |
Yes |
T16,T51,T52 |
INPUT |
intr_match_pending_o |
Yes |
Yes |
T283,T312,T335 |
Yes |
T283,T312,T335 |
OUTPUT |
wkup_req_o |
Yes |
Yes |
T16,T51,T52 |
Yes |
T16,T51,T52 |
OUTPUT |
*Tests covering at least one bit in the range