Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T108,T53,T54 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T53,T51 |
1 | 1 | Covered | T16,T108,T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T51,T52 |
1 | 0 | Covered | T16,T53,T51 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T108,T53 |
1 | 1 | Covered | T16,T53,T51 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T51,T52 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T24,T55,T56 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T51,T52 |
1 | 1 | Covered | T16,T51,T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T51,T52 |
1 | - | Covered | T16,T51,T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T51,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T51,T52 |
1 | 1 | Covered | T16,T51,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T51,T52 |
0 |
0 |
1 |
Covered |
T16,T51,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T51,T52 |
0 |
0 |
1 |
Covered |
T16,T51,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2631940 |
0 |
0 |
T6 |
80402 |
0 |
0 |
0 |
T10 |
58689 |
0 |
0 |
0 |
T16 |
160080 |
740 |
0 |
0 |
T24 |
43162 |
2165 |
0 |
0 |
T45 |
298498 |
0 |
0 |
0 |
T50 |
14533 |
0 |
0 |
0 |
T51 |
0 |
1548 |
0 |
0 |
T52 |
0 |
866 |
0 |
0 |
T54 |
31224 |
0 |
0 |
0 |
T55 |
0 |
2257 |
0 |
0 |
T56 |
0 |
1538 |
0 |
0 |
T58 |
0 |
1540 |
0 |
0 |
T59 |
0 |
1468 |
0 |
0 |
T60 |
35212 |
355 |
0 |
0 |
T75 |
161354 |
0 |
0 |
0 |
T81 |
36591 |
0 |
0 |
0 |
T98 |
186732 |
0 |
0 |
0 |
T130 |
0 |
668 |
0 |
0 |
T131 |
0 |
709 |
0 |
0 |
T132 |
53628 |
0 |
0 |
0 |
T133 |
58819 |
0 |
0 |
0 |
T178 |
0 |
853 |
0 |
0 |
T179 |
0 |
10343 |
0 |
0 |
T180 |
0 |
877 |
0 |
0 |
T204 |
125354 |
0 |
0 |
0 |
T352 |
0 |
12681 |
0 |
0 |
T353 |
0 |
12144 |
0 |
0 |
T354 |
0 |
1742 |
0 |
0 |
T355 |
0 |
1957 |
0 |
0 |
T356 |
0 |
1282 |
0 |
0 |
T369 |
135472 |
0 |
0 |
0 |
T374 |
0 |
1305 |
0 |
0 |
T386 |
40510 |
0 |
0 |
0 |
T387 |
0 |
881 |
0 |
0 |
T388 |
42392 |
0 |
0 |
0 |
T389 |
41593 |
0 |
0 |
0 |
T390 |
62924 |
0 |
0 |
0 |
T391 |
23009 |
0 |
0 |
0 |
T392 |
44330 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36484775 |
31980975 |
0 |
0 |
T1 |
19925 |
15850 |
0 |
0 |
T2 |
9575 |
5500 |
0 |
0 |
T3 |
16475 |
12375 |
0 |
0 |
T4 |
63450 |
57850 |
0 |
0 |
T31 |
44350 |
40175 |
0 |
0 |
T32 |
25450 |
21325 |
0 |
0 |
T44 |
67775 |
63700 |
0 |
0 |
T92 |
13050 |
8950 |
0 |
0 |
T95 |
120125 |
116075 |
0 |
0 |
T115 |
10625 |
6575 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
6553 |
0 |
0 |
T6 |
80402 |
0 |
0 |
0 |
T10 |
58689 |
0 |
0 |
0 |
T16 |
160080 |
2 |
0 |
0 |
T24 |
43162 |
6 |
0 |
0 |
T45 |
298498 |
0 |
0 |
0 |
T50 |
14533 |
0 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
2 |
0 |
0 |
T54 |
31224 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T56 |
0 |
4 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T59 |
0 |
4 |
0 |
0 |
T60 |
35212 |
1 |
0 |
0 |
T75 |
161354 |
0 |
0 |
0 |
T81 |
36591 |
0 |
0 |
0 |
T98 |
186732 |
0 |
0 |
0 |
T130 |
0 |
2 |
0 |
0 |
T131 |
0 |
2 |
0 |
0 |
T132 |
53628 |
0 |
0 |
0 |
T133 |
58819 |
0 |
0 |
0 |
T178 |
0 |
3 |
0 |
0 |
T179 |
0 |
27 |
0 |
0 |
T180 |
0 |
3 |
0 |
0 |
T204 |
125354 |
0 |
0 |
0 |
T352 |
0 |
31 |
0 |
0 |
T353 |
0 |
30 |
0 |
0 |
T354 |
0 |
6 |
0 |
0 |
T355 |
0 |
6 |
0 |
0 |
T356 |
0 |
4 |
0 |
0 |
T369 |
135472 |
0 |
0 |
0 |
T374 |
0 |
3 |
0 |
0 |
T386 |
40510 |
0 |
0 |
0 |
T387 |
0 |
2 |
0 |
0 |
T388 |
42392 |
0 |
0 |
0 |
T389 |
41593 |
0 |
0 |
0 |
T390 |
62924 |
0 |
0 |
0 |
T391 |
23009 |
0 |
0 |
0 |
T392 |
44330 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1504800 |
1488625 |
0 |
0 |
T2 |
481750 |
470675 |
0 |
0 |
T3 |
1480850 |
1460325 |
0 |
0 |
T4 |
6961700 |
6926800 |
0 |
0 |
T31 |
3188075 |
3173125 |
0 |
0 |
T32 |
1764700 |
1754275 |
0 |
0 |
T44 |
7517150 |
7504675 |
0 |
0 |
T92 |
911775 |
898525 |
0 |
0 |
T95 |
13725300 |
13713550 |
0 |
0 |
T115 |
504250 |
494050 |
0 |
0 |