Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T45,T46 |
0 | 1 | Covered | T32,T45,T46 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T32,T45,T46 |
1 | 1 | Covered | T32,T45,T46 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
662 |
598 |
0 |
0 |
T13 |
4 |
3 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
23 |
22 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T67 |
0 |
22 |
0 |
0 |
T69 |
1 |
0 |
0 |
0 |
T92 |
84 |
83 |
0 |
0 |
T98 |
25 |
24 |
0 |
0 |
T100 |
81 |
80 |
0 |
0 |
T171 |
47 |
46 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1459 |
558 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T91 |
1 |
0 |
0 |
0 |
T93 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T45,T46 |
0 | 1 | Covered | T32,T45,T46 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T32,T45,T46 |
1 | 1 | Covered | T32,T45,T46 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
662 |
598 |
0 |
0 |
T13 |
4 |
3 |
0 |
0 |
T42 |
2 |
1 |
0 |
0 |
T43 |
23 |
22 |
0 |
0 |
T44 |
2 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T66 |
1 |
0 |
0 |
0 |
T67 |
0 |
22 |
0 |
0 |
T69 |
1 |
0 |
0 |
0 |
T92 |
84 |
83 |
0 |
0 |
T98 |
25 |
24 |
0 |
0 |
T100 |
81 |
80 |
0 |
0 |
T171 |
47 |
46 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1459 |
558 |
0 |
0 |
T1 |
2 |
1 |
0 |
0 |
T2 |
1 |
0 |
0 |
0 |
T3 |
1 |
0 |
0 |
0 |
T4 |
2 |
1 |
0 |
0 |
T5 |
0 |
1 |
0 |
0 |
T6 |
0 |
1 |
0 |
0 |
T16 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T45 |
1 |
0 |
0 |
0 |
T76 |
0 |
1 |
0 |
0 |
T77 |
0 |
1 |
0 |
0 |
T85 |
0 |
1 |
0 |
0 |
T87 |
0 |
1 |
0 |
0 |
T91 |
1 |
0 |
0 |
0 |
T93 |
1 |
0 |
0 |
0 |
T97 |
1 |
0 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |