Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T45,T47,T48 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T45,T25 |
| 1 | 1 | Covered | T16,T45,T25 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T25,T18 |
| 1 | 0 | Covered | T16,T45,T25 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T16,T45,T25 |
| 1 | 1 | Covered | T16,T45,T25 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T16,T25,T18 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T25,T26,T50 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T16,T25,T18 |
| 1 | 1 | Covered | T16,T25,T18 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T16,T25,T18 |
| 1 | - | Covered | T16,T25,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T16,T25,T18 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T16,T25,T18 |
| 1 | 1 | Covered | T16,T25,T18 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T16,T25,T18 |
| 0 |
0 |
1 |
Covered |
T16,T25,T18 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T16,T25,T18 |
| 0 |
0 |
1 |
Covered |
T16,T25,T18 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2701460 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
1540 |
0 |
0 |
| T17 |
39696 |
0 |
0 |
0 |
| T18 |
0 |
1464 |
0 |
0 |
| T25 |
38626 |
2205 |
0 |
0 |
| T26 |
0 |
2526 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T50 |
0 |
1281 |
0 |
0 |
| T52 |
0 |
814 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T92 |
310037 |
0 |
0 |
0 |
| T118 |
39170 |
0 |
0 |
0 |
| T119 |
0 |
913 |
0 |
0 |
| T120 |
0 |
944 |
0 |
0 |
| T121 |
0 |
814 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T131 |
74461 |
0 |
0 |
0 |
| T144 |
16509 |
0 |
0 |
0 |
| T150 |
64768 |
0 |
0 |
0 |
| T166 |
43080 |
625 |
0 |
0 |
| T167 |
0 |
5311 |
0 |
0 |
| T168 |
0 |
3468 |
0 |
0 |
| T191 |
0 |
429 |
0 |
0 |
| T266 |
64033 |
0 |
0 |
0 |
| T267 |
89192 |
0 |
0 |
0 |
| T348 |
0 |
12847 |
0 |
0 |
| T349 |
0 |
6343 |
0 |
0 |
| T350 |
0 |
1664 |
0 |
0 |
| T351 |
0 |
748 |
0 |
0 |
| T352 |
0 |
2850 |
0 |
0 |
| T380 |
0 |
667 |
0 |
0 |
| T381 |
0 |
806 |
0 |
0 |
| T382 |
0 |
318 |
0 |
0 |
| T383 |
19348 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
36616900 |
32071925 |
0 |
0 |
| T1 |
36300 |
32225 |
0 |
0 |
| T2 |
12300 |
8200 |
0 |
0 |
| T3 |
9400 |
5300 |
0 |
0 |
| T4 |
42875 |
37225 |
0 |
0 |
| T16 |
94550 |
90500 |
0 |
0 |
| T32 |
24075 |
20000 |
0 |
0 |
| T45 |
14875 |
10825 |
0 |
0 |
| T91 |
26625 |
22575 |
0 |
0 |
| T93 |
23450 |
19350 |
0 |
0 |
| T97 |
14225 |
10200 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
6710 |
0 |
0 |
| T13 |
49694 |
0 |
0 |
0 |
| T16 |
162374 |
4 |
0 |
0 |
| T17 |
39696 |
0 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T25 |
38626 |
5 |
0 |
0 |
| T26 |
0 |
8 |
0 |
0 |
| T45 |
30503 |
0 |
0 |
0 |
| T46 |
25316 |
0 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T70 |
27650 |
0 |
0 |
0 |
| T76 |
55719 |
0 |
0 |
0 |
| T77 |
71418 |
0 |
0 |
0 |
| T86 |
44060 |
0 |
0 |
0 |
| T92 |
310037 |
0 |
0 |
0 |
| T118 |
39170 |
0 |
0 |
0 |
| T119 |
0 |
2 |
0 |
0 |
| T120 |
0 |
2 |
0 |
0 |
| T121 |
0 |
2 |
0 |
0 |
| T122 |
15567 |
0 |
0 |
0 |
| T123 |
40802 |
0 |
0 |
0 |
| T131 |
74461 |
0 |
0 |
0 |
| T144 |
16509 |
0 |
0 |
0 |
| T150 |
64768 |
0 |
0 |
0 |
| T166 |
43080 |
2 |
0 |
0 |
| T167 |
0 |
13 |
0 |
0 |
| T168 |
0 |
9 |
0 |
0 |
| T191 |
0 |
1 |
0 |
0 |
| T266 |
64033 |
0 |
0 |
0 |
| T267 |
89192 |
0 |
0 |
0 |
| T348 |
0 |
31 |
0 |
0 |
| T349 |
0 |
14 |
0 |
0 |
| T350 |
0 |
4 |
0 |
0 |
| T351 |
0 |
2 |
0 |
0 |
| T352 |
0 |
7 |
0 |
0 |
| T380 |
0 |
2 |
0 |
0 |
| T381 |
0 |
2 |
0 |
0 |
| T382 |
0 |
1 |
0 |
0 |
| T383 |
19348 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
1903575 |
1890850 |
0 |
0 |
| T2 |
898575 |
882550 |
0 |
0 |
| T3 |
471400 |
458225 |
0 |
0 |
| T4 |
1554500 |
1538100 |
0 |
0 |
| T16 |
4059350 |
4049325 |
0 |
0 |
| T32 |
1353725 |
1345300 |
0 |
0 |
| T45 |
762575 |
749875 |
0 |
0 |
| T91 |
2466750 |
2455700 |
0 |
0 |
| T93 |
2388075 |
2361300 |
0 |
0 |
| T97 |
936425 |
925850 |
0 |
0 |