Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T8,T9,T10 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T8,T3 |
1 | 1 | Covered | T1,T8,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T8,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T8,T3 |
1 | 1 | Covered | T1,T8,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T7,T11 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T3,T7 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T3,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T3,T7 |
1 | 1 | Covered | T1,T3,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T3,T7 |
0 |
0 |
1 |
Covered |
T1,T3,T7 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2030580 |
0 |
0 |
T1 |
74376 |
1513 |
0 |
0 |
T3 |
0 |
1407 |
0 |
0 |
T7 |
0 |
2411 |
0 |
0 |
T11 |
736554 |
2526 |
0 |
0 |
T12 |
0 |
844 |
0 |
0 |
T13 |
28257 |
312 |
0 |
0 |
T14 |
0 |
363 |
0 |
0 |
T15 |
0 |
788 |
0 |
0 |
T16 |
0 |
1481 |
0 |
0 |
T44 |
306992 |
0 |
0 |
0 |
T109 |
110154 |
0 |
0 |
0 |
T123 |
0 |
736 |
0 |
0 |
T124 |
0 |
790 |
0 |
0 |
T125 |
0 |
629 |
0 |
0 |
T126 |
263954 |
0 |
0 |
0 |
T127 |
133572 |
0 |
0 |
0 |
T128 |
106124 |
0 |
0 |
0 |
T129 |
539596 |
0 |
0 |
0 |
T130 |
38228 |
0 |
0 |
0 |
T131 |
83538 |
0 |
0 |
0 |
T132 |
124356 |
0 |
0 |
0 |
T133 |
85558 |
0 |
0 |
0 |
T186 |
0 |
1532 |
0 |
0 |
T187 |
0 |
2029 |
0 |
0 |
T188 |
0 |
2078 |
0 |
0 |
T189 |
0 |
2108 |
0 |
0 |
T190 |
0 |
3778 |
0 |
0 |
T257 |
281028 |
0 |
0 |
0 |
T379 |
0 |
8459 |
0 |
0 |
T380 |
0 |
9059 |
0 |
0 |
T381 |
0 |
9475 |
0 |
0 |
T382 |
0 |
1512 |
0 |
0 |
T416 |
132993 |
0 |
0 |
0 |
T417 |
190410 |
0 |
0 |
0 |
T418 |
59316 |
0 |
0 |
0 |
T419 |
133347 |
0 |
0 |
0 |
T420 |
296136 |
0 |
0 |
0 |
T421 |
117816 |
0 |
0 |
0 |
T422 |
140844 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37114475 |
32560175 |
0 |
0 |
T4 |
10125 |
6025 |
0 |
0 |
T5 |
21700 |
17650 |
0 |
0 |
T6 |
116500 |
112375 |
0 |
0 |
T17 |
13800 |
9700 |
0 |
0 |
T18 |
20200 |
16075 |
0 |
0 |
T19 |
15125 |
11000 |
0 |
0 |
T20 |
63575 |
58050 |
0 |
0 |
T51 |
22500 |
18425 |
0 |
0 |
T111 |
9325 |
5225 |
0 |
0 |
T112 |
9950 |
5875 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5149 |
0 |
0 |
T1 |
74376 |
5 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T7 |
0 |
7 |
0 |
0 |
T11 |
736554 |
6 |
0 |
0 |
T12 |
0 |
3 |
0 |
0 |
T13 |
28257 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T44 |
306992 |
0 |
0 |
0 |
T109 |
110154 |
0 |
0 |
0 |
T123 |
0 |
2 |
0 |
0 |
T124 |
0 |
2 |
0 |
0 |
T125 |
0 |
2 |
0 |
0 |
T126 |
263954 |
0 |
0 |
0 |
T127 |
133572 |
0 |
0 |
0 |
T128 |
106124 |
0 |
0 |
0 |
T129 |
539596 |
0 |
0 |
0 |
T130 |
38228 |
0 |
0 |
0 |
T131 |
83538 |
0 |
0 |
0 |
T132 |
124356 |
0 |
0 |
0 |
T133 |
85558 |
0 |
0 |
0 |
T186 |
0 |
5 |
0 |
0 |
T187 |
0 |
5 |
0 |
0 |
T188 |
0 |
5 |
0 |
0 |
T189 |
0 |
5 |
0 |
0 |
T190 |
0 |
10 |
0 |
0 |
T257 |
281028 |
0 |
0 |
0 |
T379 |
0 |
20 |
0 |
0 |
T380 |
0 |
23 |
0 |
0 |
T381 |
0 |
23 |
0 |
0 |
T382 |
0 |
5 |
0 |
0 |
T416 |
132993 |
0 |
0 |
0 |
T417 |
190410 |
0 |
0 |
0 |
T418 |
59316 |
0 |
0 |
0 |
T419 |
133347 |
0 |
0 |
0 |
T420 |
296136 |
0 |
0 |
0 |
T421 |
117816 |
0 |
0 |
0 |
T422 |
140844 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
584600 |
571050 |
0 |
0 |
T5 |
1529900 |
1516550 |
0 |
0 |
T6 |
6131500 |
6123225 |
0 |
0 |
T17 |
1042100 |
1023800 |
0 |
0 |
T18 |
1627775 |
1608625 |
0 |
0 |
T19 |
1001750 |
983550 |
0 |
0 |
T20 |
6827050 |
6802775 |
0 |
0 |
T51 |
1645675 |
1631200 |
0 |
0 |
T111 |
593575 |
575150 |
0 |
0 |
T112 |
443100 |
433950 |
0 |
0 |