Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T2,T3,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T6 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
188 |
0 |
0 |
T1 |
5946162 |
49 |
0 |
0 |
T2 |
1237945 |
8 |
0 |
0 |
T3 |
0 |
6 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
1 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
6 |
0 |
0 |
T12 |
0 |
8 |
0 |
0 |
T13 |
0 |
8 |
0 |
0 |
T14 |
0 |
6 |
0 |
0 |
T15 |
0 |
8 |
0 |
0 |
T16 |
0 |
16 |
0 |
0 |
T17 |
0 |
6 |
0 |
0 |
T41 |
1542514 |
0 |
0 |
0 |
T43 |
883601 |
0 |
0 |
0 |
T135 |
931348 |
0 |
0 |
0 |
T170 |
0 |
8 |
0 |
0 |
T171 |
0 |
8 |
0 |
0 |
T172 |
640319 |
0 |
0 |
0 |
T324 |
4030298 |
0 |
0 |
0 |
T374 |
1823480 |
0 |
0 |
0 |
T375 |
532564 |
0 |
0 |
0 |
T376 |
989057 |
0 |
0 |
0 |
T403 |
0 |
6 |
0 |
0 |
T404 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
196 |
0 |
0 |
T1 |
6189129 |
49 |
0 |
0 |
T2 |
1286878 |
8 |
0 |
0 |
T3 |
0 |
7 |
0 |
0 |
T7 |
0 |
2 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T9 |
0 |
8 |
0 |
0 |
T10 |
0 |
16 |
0 |
0 |
T11 |
0 |
7 |
0 |
0 |
T12 |
0 |
9 |
0 |
0 |
T13 |
0 |
9 |
0 |
0 |
T14 |
0 |
7 |
0 |
0 |
T15 |
0 |
8 |
0 |
0 |
T16 |
0 |
12 |
0 |
0 |
T17 |
0 |
7 |
0 |
0 |
T41 |
1605197 |
0 |
0 |
0 |
T43 |
919403 |
0 |
0 |
0 |
T135 |
963139 |
0 |
0 |
0 |
T170 |
0 |
8 |
0 |
0 |
T171 |
0 |
8 |
0 |
0 |
T172 |
666070 |
0 |
0 |
0 |
T256 |
0 |
1 |
0 |
0 |
T324 |
4193813 |
0 |
0 |
0 |
T374 |
1897188 |
0 |
0 |
0 |
T375 |
554011 |
0 |
0 |
0 |
T376 |
1028861 |
0 |
0 |
0 |
T403 |
0 |
6 |
0 |
0 |
T404 |
0 |
12 |
0 |
0 |