Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T7,T8,T9 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T1,T2,T3 |
1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T4,T5,T6 |
0 |
1 |
- |
Covered |
T1,T2,T3 |
0 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2022742 |
0 |
0 |
T1 |
166391 |
1366 |
0 |
0 |
T2 |
46887 |
2571 |
0 |
0 |
T3 |
0 |
1611 |
0 |
0 |
T8 |
286430 |
2485 |
0 |
0 |
T9 |
0 |
2637 |
0 |
0 |
T10 |
0 |
367 |
0 |
0 |
T11 |
0 |
2113 |
0 |
0 |
T12 |
0 |
435 |
0 |
0 |
T13 |
0 |
300 |
0 |
0 |
T14 |
0 |
819 |
0 |
0 |
T15 |
0 |
1588 |
0 |
0 |
T16 |
0 |
799 |
0 |
0 |
T19 |
272469 |
0 |
0 |
0 |
T58 |
28385 |
0 |
0 |
0 |
T80 |
61691 |
0 |
0 |
0 |
T91 |
35541 |
0 |
0 |
0 |
T92 |
55329 |
0 |
0 |
0 |
T93 |
45736 |
0 |
0 |
0 |
T94 |
54664 |
0 |
0 |
0 |
T95 |
39054 |
0 |
0 |
0 |
T97 |
0 |
733 |
0 |
0 |
T98 |
20607 |
0 |
0 |
0 |
T99 |
46094 |
0 |
0 |
0 |
T136 |
0 |
3013 |
0 |
0 |
T137 |
0 |
22504 |
0 |
0 |
T138 |
0 |
8140 |
0 |
0 |
T151 |
155400 |
0 |
0 |
0 |
T157 |
70844 |
0 |
0 |
0 |
T311 |
71517 |
0 |
0 |
0 |
T316 |
95070 |
0 |
0 |
0 |
T317 |
32080 |
0 |
0 |
0 |
T367 |
0 |
11354 |
0 |
0 |
T391 |
0 |
18025 |
0 |
0 |
T392 |
0 |
3636 |
0 |
0 |
T394 |
0 |
905 |
0 |
0 |
T395 |
0 |
473 |
0 |
0 |
T396 |
25122 |
0 |
0 |
0 |
T397 |
138963 |
0 |
0 |
0 |
T398 |
22919 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
42373350 |
37327225 |
0 |
0 |
T4 |
14050 |
9950 |
0 |
0 |
T5 |
15175 |
11125 |
0 |
0 |
T6 |
117025 |
112775 |
0 |
0 |
T17 |
40950 |
36750 |
0 |
0 |
T31 |
104600 |
100475 |
0 |
0 |
T43 |
26825 |
22525 |
0 |
0 |
T50 |
11025 |
6925 |
0 |
0 |
T61 |
26275 |
22150 |
0 |
0 |
T84 |
13775 |
9750 |
0 |
0 |
T85 |
13150 |
9100 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5100 |
0 |
0 |
T1 |
166391 |
4 |
0 |
0 |
T2 |
46887 |
8 |
0 |
0 |
T3 |
0 |
4 |
0 |
0 |
T8 |
286430 |
6 |
0 |
0 |
T9 |
0 |
6 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T14 |
0 |
3 |
0 |
0 |
T15 |
0 |
4 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T19 |
272469 |
0 |
0 |
0 |
T58 |
28385 |
0 |
0 |
0 |
T80 |
61691 |
0 |
0 |
0 |
T91 |
35541 |
0 |
0 |
0 |
T92 |
55329 |
0 |
0 |
0 |
T93 |
45736 |
0 |
0 |
0 |
T94 |
54664 |
0 |
0 |
0 |
T95 |
39054 |
0 |
0 |
0 |
T97 |
0 |
2 |
0 |
0 |
T98 |
20607 |
0 |
0 |
0 |
T99 |
46094 |
0 |
0 |
0 |
T136 |
0 |
10 |
0 |
0 |
T137 |
0 |
54 |
0 |
0 |
T138 |
0 |
20 |
0 |
0 |
T151 |
155400 |
0 |
0 |
0 |
T157 |
70844 |
0 |
0 |
0 |
T311 |
71517 |
0 |
0 |
0 |
T316 |
95070 |
0 |
0 |
0 |
T317 |
32080 |
0 |
0 |
0 |
T367 |
0 |
29 |
0 |
0 |
T391 |
0 |
44 |
0 |
0 |
T392 |
0 |
10 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T395 |
0 |
1 |
0 |
0 |
T396 |
25122 |
0 |
0 |
0 |
T397 |
138963 |
0 |
0 |
0 |
T398 |
22919 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T4 |
944900 |
933875 |
0 |
0 |
T5 |
1029775 |
1014400 |
0 |
0 |
T6 |
7116800 |
7101825 |
0 |
0 |
T17 |
3718875 |
3694750 |
0 |
0 |
T31 |
7023400 |
7002725 |
0 |
0 |
T43 |
1172925 |
1151150 |
0 |
0 |
T50 |
747025 |
731450 |
0 |
0 |
T61 |
1753250 |
1744125 |
0 |
0 |
T84 |
1018325 |
1003725 |
0 |
0 |
T85 |
1036350 |
1013750 |
0 |
0 |