Line Coverage for Module :
prim_generic_clock_mux2
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Module :
prim_generic_clock_mux2
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T186,T27,T28 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T27,T28 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T186,T27,T28 |
Assert Coverage for Module :
prim_generic_clock_mux2
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
26300 |
25924 |
0 |
0 |
selKnown1 |
30428 |
29170 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
26300 |
25924 |
0 |
0 |
T22 |
6 |
5 |
0 |
0 |
T23 |
6 |
5 |
0 |
0 |
T24 |
2 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
6466 |
6464 |
0 |
0 |
T28 |
4314 |
4312 |
0 |
0 |
T29 |
128 |
126 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T44 |
0 |
13 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T49 |
134 |
0 |
0 |
0 |
T59 |
16 |
15 |
0 |
0 |
T67 |
3 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T119 |
1 |
0 |
0 |
0 |
T169 |
3 |
2 |
0 |
0 |
T170 |
3 |
2 |
0 |
0 |
T173 |
2 |
1 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
T188 |
2628 |
2626 |
0 |
0 |
T189 |
2568 |
2566 |
0 |
0 |
T190 |
3137 |
3135 |
0 |
0 |
T191 |
2687 |
2698 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
30428 |
29170 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
7 |
6 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T43 |
24 |
22 |
0 |
0 |
T44 |
53 |
51 |
0 |
0 |
T45 |
19 |
17 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T48 |
545 |
544 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T115 |
2 |
1 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T192 |
42 |
40 |
0 |
0 |
T193 |
17 |
31 |
0 |
0 |
T194 |
15 |
23 |
0 |
0 |
T195 |
4 |
6 |
0 |
0 |
T196 |
15 |
37 |
0 |
0 |
T197 |
21 |
45 |
0 |
0 |
T198 |
8 |
7 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T48 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
721 |
703 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
721 |
703 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T43 |
14 |
13 |
0 |
0 |
T44 |
30 |
29 |
0 |
0 |
T45 |
11 |
10 |
0 |
0 |
T48 |
545 |
544 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
T192 |
24 |
23 |
0 |
0 |
T193 |
0 |
15 |
0 |
0 |
T194 |
0 |
9 |
0 |
0 |
T195 |
0 |
3 |
0 |
0 |
T196 |
0 |
23 |
0 |
0 |
T197 |
0 |
25 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T48,T26,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[4].gen_mux_spi_host_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
141 |
129 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
141 |
129 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
23 |
22 |
0 |
0 |
T45 |
8 |
7 |
0 |
0 |
T192 |
18 |
17 |
0 |
0 |
T193 |
17 |
16 |
0 |
0 |
T194 |
15 |
14 |
0 |
0 |
T195 |
4 |
3 |
0 |
0 |
T196 |
15 |
14 |
0 |
0 |
T197 |
21 |
20 |
0 |
0 |
T198 |
8 |
7 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T29,T48,T25 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
194 |
180 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
194 |
180 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T43 |
24 |
23 |
0 |
0 |
T44 |
33 |
32 |
0 |
0 |
T45 |
15 |
14 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T192 |
13 |
12 |
0 |
0 |
T193 |
27 |
26 |
0 |
0 |
T194 |
19 |
18 |
0 |
0 |
T195 |
8 |
7 |
0 |
0 |
T196 |
0 |
21 |
0 |
0 |
T197 |
0 |
20 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T48,T25,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[5].gen_mux_spi_host_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
143 |
131 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
143 |
131 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
24 |
23 |
0 |
0 |
T45 |
12 |
11 |
0 |
0 |
T192 |
11 |
10 |
0 |
0 |
T193 |
24 |
23 |
0 |
0 |
T194 |
13 |
12 |
0 |
0 |
T195 |
7 |
6 |
0 |
0 |
T196 |
12 |
11 |
0 |
0 |
T197 |
19 |
18 |
0 |
0 |
T198 |
4 |
3 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T26,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
179 |
167 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
179 |
167 |
0 |
0 |
T43 |
23 |
22 |
0 |
0 |
T44 |
34 |
33 |
0 |
0 |
T45 |
5 |
4 |
0 |
0 |
T192 |
21 |
20 |
0 |
0 |
T193 |
16 |
15 |
0 |
0 |
T194 |
16 |
15 |
0 |
0 |
T195 |
8 |
7 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
27 |
26 |
0 |
0 |
T198 |
8 |
7 |
0 |
0 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 3 | 3 | 100.00 |
Logical | 3 | 3 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Unreachable | |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Unreachable | |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[8].gen_mux_spi_device_sd2.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
0 |
0 |
0 |
0 |
selKnown1 |
147 |
134 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
147 |
134 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
26 |
25 |
0 |
0 |
T45 |
3 |
2 |
0 |
0 |
T192 |
14 |
13 |
0 |
0 |
T193 |
12 |
11 |
0 |
0 |
T194 |
16 |
15 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
18 |
17 |
0 |
0 |
T197 |
24 |
23 |
0 |
0 |
T198 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 9 | 5 | 55.56 |
Logical | 9 | 5 | 55.56 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T22,T23,T59 |
0 | 1 | Covered | T22,T23,T59 |
1 | 0 | Not Covered | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T22,T23,T59 |
1 | 1 | Covered | T22,T23,T59 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_pinmux_strap_sampling.u_rst_por_aon_n_mux.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
893 |
771 |
0 |
0 |
T22 |
6 |
5 |
0 |
0 |
T23 |
6 |
5 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T59 |
16 |
15 |
0 |
0 |
T67 |
3 |
2 |
0 |
0 |
T68 |
0 |
1 |
0 |
0 |
T103 |
1 |
0 |
0 |
0 |
T119 |
1 |
0 |
0 |
0 |
T169 |
3 |
2 |
0 |
0 |
T170 |
3 |
2 |
0 |
0 |
T173 |
2 |
1 |
0 |
0 |
T187 |
6 |
5 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1719 |
745 |
0 |
0 |
T18 |
2 |
1 |
0 |
0 |
T19 |
1 |
0 |
0 |
0 |
T20 |
1 |
0 |
0 |
0 |
T21 |
7 |
6 |
0 |
0 |
T22 |
0 |
5 |
0 |
0 |
T23 |
0 |
5 |
0 |
0 |
T46 |
2 |
1 |
0 |
0 |
T47 |
2 |
1 |
0 |
0 |
T63 |
1 |
0 |
0 |
0 |
T84 |
1 |
0 |
0 |
0 |
T115 |
2 |
1 |
0 |
0 |
T172 |
0 |
1 |
0 |
0 |
T176 |
0 |
1 |
0 |
0 |
T178 |
0 |
1 |
0 |
0 |
T199 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T28,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T48,T25,T43 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T28,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_out.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
21916 |
21897 |
0 |
0 |
selKnown1 |
320 |
308 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21916 |
21897 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
6450 |
6449 |
0 |
0 |
T28 |
4295 |
4294 |
0 |
0 |
T29 |
127 |
126 |
0 |
0 |
T43 |
11 |
10 |
0 |
0 |
T44 |
0 |
12 |
0 |
0 |
T49 |
133 |
132 |
0 |
0 |
T188 |
2555 |
2554 |
0 |
0 |
T189 |
2491 |
2490 |
0 |
0 |
T190 |
3059 |
3058 |
0 |
0 |
T191 |
2687 |
2686 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
320 |
308 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T43 |
15 |
14 |
0 |
0 |
T44 |
21 |
20 |
0 |
0 |
T45 |
18 |
17 |
0 |
0 |
T48 |
152 |
151 |
0 |
0 |
T192 |
23 |
22 |
0 |
0 |
T193 |
20 |
19 |
0 |
0 |
T194 |
22 |
21 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
0 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T27,T28,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T48,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T4,T5,T6 |
1 | 1 | Covered | T27,T28,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_dio_pads[9].gen_mux_spi_device_sd3.u_mux_dio_oe.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
331 |
310 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T27 |
16 |
15 |
0 |
0 |
T28 |
19 |
18 |
0 |
0 |
T29 |
1 |
0 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T188 |
73 |
72 |
0 |
0 |
T189 |
77 |
76 |
0 |
0 |
T190 |
78 |
77 |
0 |
0 |
T191 |
0 |
12 |
0 |
0 |
T192 |
0 |
9 |
0 |
0 |
T193 |
0 |
1 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
131 |
118 |
0 |
0 |
T43 |
10 |
9 |
0 |
0 |
T44 |
18 |
17 |
0 |
0 |
T45 |
9 |
8 |
0 |
0 |
T192 |
20 |
19 |
0 |
0 |
T193 |
17 |
16 |
0 |
0 |
T194 |
14 |
13 |
0 |
0 |
T195 |
5 |
4 |
0 |
0 |
T196 |
10 |
9 |
0 |
0 |
T197 |
18 |
17 |
0 |
0 |
T198 |
7 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T68,T37 |
0 | 1 | Covered | T24,T29,T48 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T68,T37 |
1 | 1 | Covered | T24,T29,T48 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
739 |
717 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T43 |
18 |
17 |
0 |
0 |
T44 |
21 |
20 |
0 |
0 |
T45 |
11 |
10 |
0 |
0 |
T48 |
546 |
545 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T192 |
36 |
35 |
0 |
0 |
T193 |
0 |
18 |
0 |
0 |
T194 |
0 |
11 |
0 |
0 |
T195 |
0 |
8 |
0 |
0 |
T196 |
0 |
24 |
0 |
0 |
T197 |
0 |
21 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
33 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
2 |
1 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T145 |
1 |
0 |
0 |
0 |
T192 |
0 |
3 |
0 |
0 |
T193 |
0 |
3 |
0 |
0 |
T194 |
0 |
3 |
0 |
0 |
T195 |
0 |
3 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T68,T37 |
0 | 1 | Covered | T24,T29,T48 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T68,T37 |
1 | 1 | Covered | T24,T29,T48 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[9].gen_mux_iob0.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
740 |
718 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T43 |
17 |
16 |
0 |
0 |
T44 |
22 |
21 |
0 |
0 |
T45 |
11 |
10 |
0 |
0 |
T48 |
546 |
545 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T192 |
33 |
32 |
0 |
0 |
T193 |
0 |
20 |
0 |
0 |
T194 |
0 |
10 |
0 |
0 |
T195 |
0 |
9 |
0 |
0 |
T196 |
0 |
24 |
0 |
0 |
T197 |
0 |
21 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
54 |
33 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
2 |
1 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T145 |
1 |
0 |
0 |
0 |
T192 |
0 |
3 |
0 |
0 |
T193 |
0 |
3 |
0 |
0 |
T194 |
0 |
3 |
0 |
0 |
T195 |
0 |
3 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T68,T37 |
0 | 1 | Covered | T27,T28,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T68,T37 |
1 | 1 | Covered | T27,T28,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
207 |
179 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T43 |
0 |
17 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
0 |
14 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
T192 |
0 |
31 |
0 |
0 |
T193 |
0 |
27 |
0 |
0 |
T194 |
0 |
19 |
0 |
0 |
T195 |
0 |
8 |
0 |
0 |
T196 |
0 |
20 |
0 |
0 |
T197 |
0 |
19 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
2 |
1 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T145 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T68,T37 |
0 | 1 | Covered | T27,T28,T24 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T68,T37 |
1 | 1 | Covered | T27,T28,T24 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[10].gen_mux_iob1.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
210 |
182 |
0 |
0 |
T25 |
1 |
0 |
0 |
0 |
T26 |
1 |
0 |
0 |
0 |
T43 |
0 |
19 |
0 |
0 |
T44 |
0 |
13 |
0 |
0 |
T45 |
0 |
13 |
0 |
0 |
T48 |
2 |
1 |
0 |
0 |
T49 |
1 |
0 |
0 |
0 |
T188 |
1 |
0 |
0 |
0 |
T189 |
1 |
0 |
0 |
0 |
T190 |
1 |
0 |
0 |
0 |
T191 |
1 |
0 |
0 |
0 |
T192 |
0 |
28 |
0 |
0 |
T193 |
0 |
28 |
0 |
0 |
T194 |
0 |
21 |
0 |
0 |
T195 |
0 |
11 |
0 |
0 |
T196 |
0 |
19 |
0 |
0 |
T197 |
0 |
19 |
0 |
0 |
T200 |
1 |
0 |
0 |
0 |
T201 |
1 |
0 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
2 |
1 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T145 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T68,T37 |
0 | 1 | Covered | T24,T26,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T68,T37 |
1 | 1 | Covered | T24,T26,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
198 |
180 |
0 |
0 |
T43 |
20 |
19 |
0 |
0 |
T44 |
25 |
24 |
0 |
0 |
T45 |
5 |
4 |
0 |
0 |
T192 |
22 |
21 |
0 |
0 |
T193 |
22 |
21 |
0 |
0 |
T194 |
21 |
20 |
0 |
0 |
T195 |
13 |
12 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
29 |
28 |
0 |
0 |
T198 |
14 |
13 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
2 |
1 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T145 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T68,T37 |
0 | 1 | Covered | T24,T26,T43 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T24,T25,T26 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T32,T68,T37 |
1 | 1 | Covered | T24,T26,T43 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[11].gen_mux_iob2.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
201 |
183 |
0 |
0 |
T43 |
19 |
18 |
0 |
0 |
T44 |
25 |
24 |
0 |
0 |
T45 |
6 |
5 |
0 |
0 |
T192 |
23 |
22 |
0 |
0 |
T193 |
23 |
22 |
0 |
0 |
T194 |
22 |
21 |
0 |
0 |
T195 |
11 |
10 |
0 |
0 |
T196 |
19 |
18 |
0 |
0 |
T197 |
30 |
29 |
0 |
0 |
T198 |
15 |
14 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24 |
3 |
0 |
0 |
T24 |
2 |
1 |
0 |
0 |
T25 |
2 |
1 |
0 |
0 |
T26 |
2 |
1 |
0 |
0 |
T38 |
1 |
0 |
0 |
0 |
T39 |
1 |
0 |
0 |
0 |
T74 |
1 |
0 |
0 |
0 |
T75 |
1 |
0 |
0 |
0 |
T145 |
1 |
0 |
0 |
0 |
T202 |
1 |
0 |
0 |
0 |
T203 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T186,T34,T32 |
0 | 1 | Covered | T186,T34,T35 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T186,T34,T32 |
1 | 1 | Covered | T186,T34,T35 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
434 |
395 |
0 |
0 |
selKnown1 |
13266 |
13240 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
434 |
395 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T48 |
0 |
144 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T204 |
0 |
28 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
T208 |
0 |
30 |
0 |
0 |
T209 |
0 |
30 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13266 |
13240 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
2556 |
2555 |
0 |
0 |
T28 |
2241 |
2240 |
0 |
0 |
T29 |
123 |
122 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T43 |
0 |
6 |
0 |
0 |
T44 |
0 |
7 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
127 |
126 |
0 |
0 |
T188 |
1859 |
1858 |
0 |
0 |
T189 |
1648 |
1647 |
0 |
0 |
T190 |
0 |
1963 |
0 |
0 |
T191 |
0 |
2645 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 17 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' or '../src/lowrisc_prim_generic_clock_mux2_0/rtl/prim_generic_clock_mux2.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
17 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 17
EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
--------1------- ----------2----------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T186,T34,T32 |
0 | 1 | Covered | T186,T34,T35 |
1 | 0 | Unreachable | |
LINE 17
SUB-EXPRESSION (sel_i & clk1_i)
--1-- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Covered | T27,T28,T24 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
LINE 17
SUB-EXPRESSION (((~sel_i)) & clk0_i)
-----1---- ---2--
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Covered | T186,T34,T32 |
1 | 1 | Covered | T186,T34,T35 |
Assert Coverage for Instance : tb.dut.u_padring.gen_mio_pads[12].gen_mux_iob3.u_mux_mio_in_raw.gen_generic.u_impl_generic
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
selKnown0 |
431 |
392 |
0 |
0 |
selKnown1 |
13263 |
13237 |
0 |
0 |
selKnown0
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
431 |
392 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
1 |
0 |
0 |
0 |
T28 |
1 |
0 |
0 |
0 |
T32 |
1 |
0 |
0 |
0 |
T34 |
2 |
1 |
0 |
0 |
T35 |
2 |
1 |
0 |
0 |
T36 |
1 |
0 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T48 |
0 |
144 |
0 |
0 |
T68 |
1 |
0 |
0 |
0 |
T186 |
2 |
1 |
0 |
0 |
T204 |
0 |
28 |
0 |
0 |
T205 |
0 |
1 |
0 |
0 |
T206 |
0 |
1 |
0 |
0 |
T207 |
0 |
1 |
0 |
0 |
T208 |
0 |
30 |
0 |
0 |
T209 |
0 |
30 |
0 |
0 |
selKnown1
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
13263 |
13237 |
0 |
0 |
T24 |
1 |
0 |
0 |
0 |
T27 |
2556 |
2555 |
0 |
0 |
T28 |
2241 |
2240 |
0 |
0 |
T29 |
123 |
122 |
0 |
0 |
T37 |
1 |
0 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T44 |
0 |
7 |
0 |
0 |
T48 |
1 |
0 |
0 |
0 |
T49 |
127 |
126 |
0 |
0 |
T188 |
1859 |
1858 |
0 |
0 |
T189 |
1648 |
1647 |
0 |
0 |
T190 |
0 |
1963 |
0 |
0 |
T191 |
0 |
2645 |
0 |
0 |
T210 |
1 |
0 |
0 |
0 |