Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.32 94.12 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 946571634 4294 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 946571634 4294 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 946571634 4294 0 0
T4 74175 1 0 0
T5 122840 15 0 0
T6 90702 1 0 0
T18 264854 4 0 0
T19 343223 2 0 0
T20 206643 2 0 0
T40 201114 0 0 0
T46 267756 4 0 0
T47 235511 4 0 0
T54 139704 0 0 0
T63 134515 2 0 0
T71 849040 0 0 0
T84 216478 1 0 0
T179 64975 4 0 0
T180 0 8 0 0
T181 0 8 0 0
T261 248439 0 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 0 6 0 0
T306 360299 0 0 0
T307 225589 0 0 0
T308 174570 0 0 0
T309 469777 0 0 0
T310 159656 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 946571634 4294 0 0
T4 74175 1 0 0
T5 122840 15 0 0
T6 90702 1 0 0
T18 264854 4 0 0
T19 343223 2 0 0
T20 206643 2 0 0
T40 201114 0 0 0
T46 267756 4 0 0
T47 235511 4 0 0
T54 139704 0 0 0
T63 134515 2 0 0
T71 849040 0 0 0
T84 216478 1 0 0
T179 64975 4 0 0
T180 0 8 0 0
T181 0 8 0 0
T261 248439 0 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 0 6 0 0
T306 360299 0 0 0
T307 225589 0 0 0
T308 174570 0 0 0
T309 469777 0 0 0
T310 159656 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 473285817 42 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 473285817 42 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 473285817 42 0 0
T40 201114 0 0 0
T54 139704 0 0 0
T71 849040 0 0 0
T179 64975 4 0 0
T180 0 8 0 0
T181 0 8 0 0
T261 248439 0 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 0 6 0 0
T306 360299 0 0 0
T307 225589 0 0 0
T308 174570 0 0 0
T309 469777 0 0 0
T310 159656 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 473285817 42 0 0
T40 201114 0 0 0
T54 139704 0 0 0
T71 849040 0 0 0
T179 64975 4 0 0
T180 0 8 0 0
T181 0 8 0 0
T261 248439 0 0 0
T303 0 8 0 0
T304 0 8 0 0
T305 0 6 0 0
T306 360299 0 0 0
T307 225589 0 0 0
T308 174570 0 0 0
T309 469777 0 0 0
T310 159656 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 473285817 4252 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 473285817 4252 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 473285817 4252 0 0
T4 74175 1 0 0
T5 122840 15 0 0
T6 90702 1 0 0
T18 264854 4 0 0
T19 343223 2 0 0
T20 206643 2 0 0
T46 267756 4 0 0
T47 235511 4 0 0
T63 134515 2 0 0
T84 216478 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 473285817 4252 0 0
T4 74175 1 0 0
T5 122840 15 0 0
T6 90702 1 0 0
T18 264854 4 0 0
T19 343223 2 0 0
T20 206643 2 0 0
T46 267756 4 0 0
T47 235511 4 0 0
T63 134515 2 0 0
T84 216478 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%