Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T7 |
| 1 | 0 | Covered | T1,T2,T7 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
244 |
0 |
0 |
| T1 |
1257 |
8 |
0 |
0 |
| T2 |
42432 |
12 |
0 |
0 |
| T3 |
0 |
16 |
0 |
0 |
| T7 |
0 |
1 |
0 |
0 |
| T8 |
0 |
1 |
0 |
0 |
| T9 |
493741 |
98 |
0 |
0 |
| T10 |
0 |
6 |
0 |
0 |
| T11 |
0 |
6 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
0 |
12 |
0 |
0 |
| T14 |
0 |
6 |
0 |
0 |
| T15 |
0 |
8 |
0 |
0 |
| T16 |
0 |
16 |
0 |
0 |
| T60 |
57699 |
0 |
0 |
0 |
| T61 |
52551 |
0 |
0 |
0 |
| T72 |
139686 |
0 |
0 |
0 |
| T97 |
45273 |
0 |
0 |
0 |
| T104 |
61199 |
0 |
0 |
0 |
| T105 |
62744 |
0 |
0 |
0 |
| T126 |
0 |
8 |
0 |
0 |
| T127 |
0 |
8 |
0 |
0 |
| T128 |
34996 |
0 |
0 |
0 |
| T129 |
63726 |
0 |
0 |
0 |
| T130 |
22467 |
0 |
0 |
0 |
| T131 |
38648 |
0 |
0 |
0 |
| T150 |
59953 |
0 |
0 |
0 |
| T290 |
61606 |
0 |
0 |
0 |
| T300 |
23374 |
0 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T403 |
0 |
16 |
0 |
0 |
| T404 |
0 |
6 |
0 |
0 |
| T405 |
39101 |
0 |
0 |
0 |
| T406 |
405516 |
0 |
0 |
0 |
| T407 |
240580 |
0 |
0 |
0 |
| T408 |
60169 |
0 |
0 |
0 |
| T409 |
295082 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
252 |
0 |
0 |
| T1 |
44856 |
8 |
0 |
0 |
| T2 |
82938 |
13 |
0 |
0 |
| T3 |
0 |
16 |
0 |
0 |
| T7 |
0 |
2 |
0 |
0 |
| T8 |
0 |
2 |
0 |
0 |
| T9 |
4348 |
98 |
0 |
0 |
| T10 |
0 |
7 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T12 |
0 |
7 |
0 |
0 |
| T13 |
0 |
13 |
0 |
0 |
| T14 |
0 |
6 |
0 |
0 |
| T15 |
0 |
8 |
0 |
0 |
| T16 |
0 |
16 |
0 |
0 |
| T60 |
112410 |
0 |
0 |
0 |
| T61 |
102699 |
0 |
0 |
0 |
| T72 |
273258 |
0 |
0 |
0 |
| T97 |
625 |
0 |
0 |
0 |
| T104 |
120100 |
0 |
0 |
0 |
| T105 |
62744 |
0 |
0 |
0 |
| T126 |
0 |
8 |
0 |
0 |
| T127 |
0 |
8 |
0 |
0 |
| T128 |
68543 |
0 |
0 |
0 |
| T129 |
125130 |
0 |
0 |
0 |
| T130 |
43728 |
0 |
0 |
0 |
| T131 |
75793 |
0 |
0 |
0 |
| T150 |
889 |
0 |
0 |
0 |
| T290 |
997 |
0 |
0 |
0 |
| T300 |
407 |
0 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T403 |
0 |
16 |
0 |
0 |
| T404 |
0 |
6 |
0 |
0 |
| T405 |
551 |
0 |
0 |
0 |
| T406 |
5935 |
0 |
0 |
0 |
| T407 |
2429 |
0 |
0 |
0 |
| T408 |
954 |
0 |
0 |
0 |
| T409 |
2648 |
0 |
0 |
0 |