Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : chip_earlgrey_asic
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.90 80.00 100.00 95.71

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut 92.83 80.00 100.00 98.48



Module Instance : tb.dut

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.83 80.00 100.00 98.48


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.97 90.71 80.62 90.04 92.03 96.47


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
tb


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
top_earlgrey 89.65 90.53 79.06 89.92 91.70 97.02
u_ast 89.00 89.00
u_padring 97.80 99.21 99.81 96.57 99.60 93.81
u_prim_usb_diff_rx 96.30 100.00 88.89 100.00

Line Coverage for Module : chip_earlgrey_asic
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN21411100.00
CONT_ASSIGN21511100.00
CONT_ASSIGN789100.00
CONT_ASSIGN800100.00
CONT_ASSIGN825100.00
CONT_ASSIGN832100.00
CONT_ASSIGN83911100.00
CONT_ASSIGN84211100.00
CONT_ASSIGN84811100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN854100.00
CONT_ASSIGN85711100.00
CONT_ASSIGN102211100.00
CONT_ASSIGN102311100.00
CONT_ASSIGN102411100.00
CONT_ASSIGN102511100.00
CONT_ASSIGN103211100.00
CONT_ASSIGN104911100.00
CONT_ASSIGN105011100.00
CONT_ASSIGN105111100.00
CONT_ASSIGN105211100.00
CONT_ASSIGN105611100.00
CONT_ASSIGN105711100.00
CONT_ASSIGN105811100.00
CONT_ASSIGN105911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
214 1 1
215 1 1
789 0 1
800 0 1
825 0 1
832 0 1
839 1 1
842 1 1
848 1 1
850 1 1
854 0 1
857 1 1
1022 1 1
1023 1 1
1024 1 1
1025 1 1
1032 1 1
1049 1 1
1050 1 1
1051 1 1
1052 1 1
1056 1 1
1057 1 1
1058 1 1
1059 1 1


Cond Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T1,T2

Toggle Coverage for Module : chip_earlgrey_asic
TotalCoveredPercent
Totals 70 64 91.43
Total Bits 140 134 95.71
Total Bits 0->1 70 70 100.00
Total Bits 1->0 70 64 91.43

Ports 70 64 91.43
Port Bits 140 134 95.71
Port Bits 0->1 70 70 100.00
Port Bits 1->0 70 64 91.43

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
POR_N Yes Yes T19,T20,T21 Yes T4,T5,T6 INOUT
USB_P Yes Yes T30,T32,T103 Yes T30,T32,T103 INOUT
USB_N Yes Yes T30,T32,T103 Yes T30,T32,T103 INOUT
CC1 No No Yes T22,T23,T24 INOUT
CC2 No No Yes T22,T23,T24 INOUT
FLASH_TEST_VOLT No No Yes T22,T23,T24 INOUT
FLASH_TEST_MODE0 No No Yes T22,T23,T24 INOUT
FLASH_TEST_MODE1 No No Yes T22,T23,T24 INOUT
OTP_EXT_VOLT No No Yes T22,T23,T24 INOUT
SPI_HOST_D0 Yes Yes T25,T26,T27 Yes T25,T26,T27 INOUT
SPI_HOST_D1 Yes Yes T25,T26,T27 Yes T25,T26,T22 INOUT
SPI_HOST_D2 Yes Yes T27,T133,T134 Yes T27,T133,T134 INOUT
SPI_HOST_D3 Yes Yes T27,T133,T134 Yes T27,T133,T134 INOUT
SPI_HOST_CLK Yes Yes T25,T26,T27 Yes T25,T26,T27 INOUT
SPI_HOST_CS_L Yes Yes T25,T26,T27 Yes T25,T26,T27 INOUT
SPI_DEV_D0 Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
SPI_DEV_D1 Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
SPI_DEV_D2 Yes Yes T27,T133,T134 Yes T27,T133,T134 INOUT
SPI_DEV_D3 Yes Yes T27,T133,T10 Yes T22,T27,T133 INOUT
SPI_DEV_CLK Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
SPI_DEV_CS_L Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
IOR8 Yes Yes T33,T34,T229 Yes T33,T34,T229 INOUT
IOR9 Yes Yes T33,T34,T229 Yes T33,T34,T49 INOUT
IOA0 Yes Yes T28,T2,T29 Yes T28,T2,T29 INOUT
IOA1 Yes Yes T28,T2,T29 Yes T28,T2,T29 INOUT
IOA2 Yes Yes T2,T105,T29 Yes T2,T105,T29 INOUT
IOA3 Yes Yes T2,T29,T37 Yes T2,T29,T37 INOUT
IOA4 Yes Yes T2,T104,T78 Yes T2,T104,T78 INOUT
IOA5 Yes Yes T2,T104,T78 Yes T2,T104,T78 INOUT
IOA6 Yes Yes T2,T29,T37 Yes T2,T29,T37 INOUT
IOA7 Yes Yes T2,T29,T52 Yes T2,T29,T52 INOUT
IOA8 Yes Yes T2,T29,T37 Yes T2,T29,T37 INOUT
IOB0 Yes Yes T46,T47,T48 Yes T22,T23,T46 INOUT
IOB1 Yes Yes T46,T47,T48 Yes T22,T46,T47 INOUT
IOB2 Yes Yes T40,T41,T42 Yes T40,T41,T42 INOUT
IOB3 Yes Yes T33,T34,T229 Yes T33,T34,T229 INOUT
IOB4 Yes Yes T309,T310,T349 Yes T309,T310,T11 INOUT
IOB5 Yes Yes T309,T310,T22 Yes T309,T310,T349 INOUT
IOB6 Yes Yes T33,T29,T34 Yes T33,T29,T34 INOUT
IOB7 Yes Yes T1,T29,T3 Yes T1,T29,T49 INOUT
IOB8 Yes Yes T33,T29,T34 Yes T29,T229,T37 INOUT
IOB9 Yes Yes T122,T33,T29 Yes T122,T29,T35 INOUT
IOB10 Yes Yes T122,T105,T29 Yes T122,T105,T29 INOUT
IOB11 Yes Yes T122,T105,T29 Yes T122,T105,T29 INOUT
IOB12 Yes Yes T122,T105,T29 Yes T122,T105,T29 INOUT
IOC0 Yes Yes T57,T58,T59 Yes T62,T63,T22 INOUT
IOC1 Yes Yes T62,T68,T63 Yes T62,T63,T22 INOUT
IOC2 Yes Yes T62,T68,T63 Yes T62,T63,T22 INOUT
IOC3 Yes Yes T308,T324,T298 Yes T308,T324,T298 INOUT
IOC4 Yes Yes T21,T308,T324 Yes T21,T308,T324 INOUT
IOC5 Yes Yes T326,T112,T62 Yes T326,T112,T62 INOUT
IOC6 Yes Yes T19,T20,T67 Yes T19,T20,T67 INOUT
IOC7 Yes Yes T33,T34,T229 Yes T33,T34,T229 INOUT
IOC8 Yes Yes T326,T112,T100 Yes T326,T112,T62 INOUT
IOC9 Yes Yes T33,T29,T34 Yes T33,T29,T34 INOUT
IOC10 Yes Yes T105,T29,T82 Yes T105,T29,T82 INOUT
IOC11 Yes Yes T105,T29,T82 Yes T105,T29,T82 INOUT
IOC12 Yes Yes T105,T29,T82 Yes T105,T29,T82 INOUT
IOR0 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR1 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR2 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR3 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR4 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR5 Yes Yes T29,T35,T37 Yes T29,T35,T37 INOUT
IOR6 Yes Yes T29,T37,T38 Yes T29,T35,T37 INOUT
IOR7 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR10 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR11 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR12 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR13 Yes Yes T1,T29,T229 Yes T1,T29,T229 INOUT

Line Coverage for Instance : tb.dut
Line No.TotalCoveredPercent
TOTAL252080.00
CONT_ASSIGN21411100.00
CONT_ASSIGN21511100.00
CONT_ASSIGN789100.00
CONT_ASSIGN800100.00
CONT_ASSIGN825100.00
CONT_ASSIGN832100.00
CONT_ASSIGN83911100.00
CONT_ASSIGN84211100.00
CONT_ASSIGN84811100.00
CONT_ASSIGN85011100.00
CONT_ASSIGN854100.00
CONT_ASSIGN85711100.00
CONT_ASSIGN102211100.00
CONT_ASSIGN102311100.00
CONT_ASSIGN102411100.00
CONT_ASSIGN102511100.00
CONT_ASSIGN103211100.00
CONT_ASSIGN104911100.00
CONT_ASSIGN105011100.00
CONT_ASSIGN105111100.00
CONT_ASSIGN105211100.00
CONT_ASSIGN105611100.00
CONT_ASSIGN105711100.00
CONT_ASSIGN105811100.00
CONT_ASSIGN105911100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' or '../src/lowrisc_systems_chip_earlgrey_asic_0.1/rtl/autogen/chip_earlgrey_asic.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
214 1 1
215 1 1
789 0 1
800 0 1
825 0 1
832 0 1
839 1 1
842 1 1
848 1 1
850 1 1
854 0 1
857 1 1
1022 1 1
1023 1 1
1024 1 1
1025 1 1
1032 1 1
1049 1 1
1050 1 1
1051 1 1
1052 1 1
1056 1 1
1057 1 1
1058 1 1
1059 1 1


Cond Coverage for Instance : tb.dut
TotalCoveredPercent
Conditions22100.00
Logical22100.00
Non-Logical00
Event00

 LINE       79
 EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
            -----------------------------------1-----------------------------------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T1,T2

Toggle Coverage for Instance : tb.dut
TotalCoveredPercent
Totals 66 64 96.97
Total Bits 132 130 98.48
Total Bits 0->1 66 66 100.00
Total Bits 1->0 66 64 96.97

Ports 66 64 96.97
Port Bits 132 130 98.48
Port Bits 0->1 66 66 100.00
Port Bits 1->0 66 64 96.97

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirectionExclude Annotation
POR_N Yes Yes T19,T20,T21 Yes T4,T5,T6 INOUT
USB_P Yes Yes T30,T32,T103 Yes T30,T32,T103 INOUT
USB_N Yes Yes T30,T32,T103 Yes T30,T32,T103 INOUT
CC1 No No Yes T22,T23,T24 INOUT
CC2 No No Yes T22,T23,T24 INOUT
FLASH_TEST_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE0[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
FLASH_TEST_MODE1[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV.
OTP_EXT_VOLT[0:0] Excluded Excluded Excluded INOUT [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV.
SPI_HOST_D0 Yes Yes T25,T26,T27 Yes T25,T26,T27 INOUT
SPI_HOST_D1 Yes Yes T25,T26,T27 Yes T25,T26,T22 INOUT
SPI_HOST_D2 Yes Yes T27,T133,T134 Yes T27,T133,T134 INOUT
SPI_HOST_D3 Yes Yes T27,T133,T134 Yes T27,T133,T134 INOUT
SPI_HOST_CLK Yes Yes T25,T26,T27 Yes T25,T26,T27 INOUT
SPI_HOST_CS_L Yes Yes T25,T26,T27 Yes T25,T26,T27 INOUT
SPI_DEV_D0 Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
SPI_DEV_D1 Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
SPI_DEV_D2 Yes Yes T27,T133,T134 Yes T27,T133,T134 INOUT
SPI_DEV_D3 Yes Yes T27,T133,T10 Yes T22,T27,T133 INOUT
SPI_DEV_CLK Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
SPI_DEV_CS_L Yes Yes T25,T62,T68 Yes T25,T62,T68 INOUT
IOR8 Yes Yes T33,T34,T229 Yes T33,T34,T229 INOUT
IOR9 Yes Yes T33,T34,T229 Yes T33,T34,T49 INOUT
IOA0 Yes Yes T28,T2,T29 Yes T28,T2,T29 INOUT
IOA1 Yes Yes T28,T2,T29 Yes T28,T2,T29 INOUT
IOA2 Yes Yes T2,T105,T29 Yes T2,T105,T29 INOUT
IOA3 Yes Yes T2,T29,T37 Yes T2,T29,T37 INOUT
IOA4 Yes Yes T2,T104,T78 Yes T2,T104,T78 INOUT
IOA5 Yes Yes T2,T104,T78 Yes T2,T104,T78 INOUT
IOA6 Yes Yes T2,T29,T37 Yes T2,T29,T37 INOUT
IOA7 Yes Yes T2,T29,T52 Yes T2,T29,T52 INOUT
IOA8 Yes Yes T2,T29,T37 Yes T2,T29,T37 INOUT
IOB0 Yes Yes T46,T47,T48 Yes T22,T23,T46 INOUT
IOB1 Yes Yes T46,T47,T48 Yes T22,T46,T47 INOUT
IOB2 Yes Yes T40,T41,T42 Yes T40,T41,T42 INOUT
IOB3 Yes Yes T33,T34,T229 Yes T33,T34,T229 INOUT
IOB4 Yes Yes T309,T310,T349 Yes T309,T310,T11 INOUT
IOB5 Yes Yes T309,T310,T22 Yes T309,T310,T349 INOUT
IOB6 Yes Yes T33,T29,T34 Yes T33,T29,T34 INOUT
IOB7 Yes Yes T1,T29,T3 Yes T1,T29,T49 INOUT
IOB8 Yes Yes T33,T29,T34 Yes T29,T229,T37 INOUT
IOB9 Yes Yes T122,T33,T29 Yes T122,T29,T35 INOUT
IOB10 Yes Yes T122,T105,T29 Yes T122,T105,T29 INOUT
IOB11 Yes Yes T122,T105,T29 Yes T122,T105,T29 INOUT
IOB12 Yes Yes T122,T105,T29 Yes T122,T105,T29 INOUT
IOC0 Yes Yes T57,T58,T59 Yes T62,T63,T22 INOUT
IOC1 Yes Yes T62,T68,T63 Yes T62,T63,T22 INOUT
IOC2 Yes Yes T62,T68,T63 Yes T62,T63,T22 INOUT
IOC3 Yes Yes T308,T324,T298 Yes T308,T324,T298 INOUT
IOC4 Yes Yes T21,T308,T324 Yes T21,T308,T324 INOUT
IOC5 Yes Yes T326,T112,T62 Yes T326,T112,T62 INOUT
IOC6 Yes Yes T19,T20,T67 Yes T19,T20,T67 INOUT
IOC7 Yes Yes T33,T34,T229 Yes T33,T34,T229 INOUT
IOC8 Yes Yes T326,T112,T100 Yes T326,T112,T62 INOUT
IOC9 Yes Yes T33,T29,T34 Yes T33,T29,T34 INOUT
IOC10 Yes Yes T105,T29,T82 Yes T105,T29,T82 INOUT
IOC11 Yes Yes T105,T29,T82 Yes T105,T29,T82 INOUT
IOC12 Yes Yes T105,T29,T82 Yes T105,T29,T82 INOUT
IOR0 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR1 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR2 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR3 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR4 Yes Yes T19,T20,T60 Yes T19,T20,T60 INOUT
IOR5 Yes Yes T29,T35,T37 Yes T29,T35,T37 INOUT
IOR6 Yes Yes T29,T37,T38 Yes T29,T35,T37 INOUT
IOR7 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR10 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR11 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR12 Yes Yes T29,T37,T38 Yes T29,T37,T38 INOUT
IOR13 Yes Yes T1,T29,T229 Yes T1,T29,T229 INOUT

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%