Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
90.79 96.47 89.29 100.00 100.00 68.18 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 966537506 4271 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 966537506 4271 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 966537506 4271 0 0
T4 134224 16 0 0
T5 852105 14 0 0
T6 127225 4 0 0
T17 248399 4 0 0
T18 153440 2 0 0
T44 239702 2 0 0
T45 138608 1 0 0
T51 154257 0 0 0
T56 135405 16 0 0
T59 38641 0 0 0
T82 80939 1 0 0
T83 126491 0 0 0
T129 0 2 0 0
T176 101729 8 0 0
T177 0 8 0 0
T179 0 10 0 0
T228 398969 0 0 0
T261 98023 0 0 0
T300 0 8 0 0
T301 0 12 0 0
T302 0 2 0 0
T303 366687 0 0 0
T304 213377 0 0 0
T305 343806 0 0 0
T306 146545 0 0 0
T307 65384 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 966537506 4271 0 0
T4 134224 16 0 0
T5 852105 14 0 0
T6 127225 4 0 0
T17 248399 4 0 0
T18 153440 2 0 0
T44 239702 2 0 0
T45 138608 1 0 0
T51 154257 0 0 0
T56 135405 16 0 0
T59 38641 0 0 0
T82 80939 1 0 0
T83 126491 0 0 0
T129 0 2 0 0
T176 101729 8 0 0
T177 0 8 0 0
T179 0 10 0 0
T228 398969 0 0 0
T261 98023 0 0 0
T300 0 8 0 0
T301 0 12 0 0
T302 0 2 0 0
T303 366687 0 0 0
T304 213377 0 0 0
T305 343806 0 0 0
T306 146545 0 0 0
T307 65384 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 483268753 48 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 483268753 48 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 483268753 48 0 0
T51 154257 0 0 0
T83 126491 0 0 0
T176 101729 8 0 0
T177 0 8 0 0
T179 0 10 0 0
T228 398969 0 0 0
T261 98023 0 0 0
T300 0 8 0 0
T301 0 12 0 0
T302 0 2 0 0
T303 366687 0 0 0
T304 213377 0 0 0
T305 343806 0 0 0
T306 146545 0 0 0
T307 65384 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 483268753 48 0 0
T51 154257 0 0 0
T83 126491 0 0 0
T176 101729 8 0 0
T177 0 8 0 0
T179 0 10 0 0
T228 398969 0 0 0
T261 98023 0 0 0
T300 0 8 0 0
T301 0 12 0 0
T302 0 2 0 0
T303 366687 0 0 0
T304 213377 0 0 0
T305 343806 0 0 0
T306 146545 0 0 0
T307 65384 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 483268753 4223 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 483268753 4223 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 483268753 4223 0 0
T4 134224 16 0 0
T5 852105 14 0 0
T6 127225 4 0 0
T17 248399 4 0 0
T18 153440 2 0 0
T44 239702 2 0 0
T45 138608 1 0 0
T56 135405 16 0 0
T59 38641 0 0 0
T82 80939 1 0 0
T129 0 2 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 483268753 4223 0 0
T4 134224 16 0 0
T5 852105 14 0 0
T6 127225 4 0 0
T17 248399 4 0 0
T18 153440 2 0 0
T44 239702 2 0 0
T45 138608 1 0 0
T56 135405 16 0 0
T59 38641 0 0 0
T82 80939 1 0 0
T129 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%