Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T8,T9,T10 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T1,T2,T8 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T1,T2,T8 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T8 |
| 1 | 1 | Covered | T1,T2,T8 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T11,T14,T15 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Covered | T1,T2,T7 |
| 1 | 1 | Covered | T1,T2,T7 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T2,T7 |
| 1 | - | Covered | T1,T2,T3 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T1,T2,T7 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T7 |
| 1 | 1 | Covered | T1,T2,T7 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T6 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T7 |
| 0 |
0 |
1 |
Covered |
T1,T2,T7 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T4,T5,T6 |
| 0 |
1 |
- |
Covered |
T1,T2,T7 |
| 0 |
0 |
1 |
Covered |
T1,T2,T7 |
| 0 |
0 |
0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1936933 |
0 |
0 |
| T1 |
147646 |
594 |
0 |
0 |
| T2 |
0 |
663 |
0 |
0 |
| T7 |
0 |
1576 |
0 |
0 |
| T10 |
251765 |
2072 |
0 |
0 |
| T11 |
0 |
296 |
0 |
0 |
| T12 |
0 |
1610 |
0 |
0 |
| T14 |
37596 |
2100 |
0 |
0 |
| T15 |
0 |
766 |
0 |
0 |
| T16 |
0 |
377 |
0 |
0 |
| T19 |
957499 |
0 |
0 |
0 |
| T20 |
246525 |
0 |
0 |
0 |
| T57 |
59189 |
0 |
0 |
0 |
| T81 |
141688 |
0 |
0 |
0 |
| T100 |
0 |
910 |
0 |
0 |
| T101 |
0 |
671 |
0 |
0 |
| T102 |
36886 |
0 |
0 |
0 |
| T103 |
142065 |
0 |
0 |
0 |
| T104 |
166127 |
0 |
0 |
0 |
| T105 |
39278 |
0 |
0 |
0 |
| T106 |
99522 |
0 |
0 |
0 |
| T107 |
18529 |
0 |
0 |
0 |
| T132 |
54134 |
0 |
0 |
0 |
| T150 |
0 |
5817 |
0 |
0 |
| T151 |
0 |
2717 |
0 |
0 |
| T175 |
48580 |
0 |
0 |
0 |
| T370 |
0 |
10060 |
0 |
0 |
| T371 |
0 |
9274 |
0 |
0 |
| T372 |
0 |
1795 |
0 |
0 |
| T373 |
0 |
1636 |
0 |
0 |
| T374 |
0 |
11537 |
0 |
0 |
| T390 |
0 |
1220 |
0 |
0 |
| T393 |
0 |
774 |
0 |
0 |
| T394 |
0 |
6134 |
0 |
0 |
| T395 |
99127 |
0 |
0 |
0 |
| T396 |
51689 |
0 |
0 |
0 |
| T397 |
157857 |
0 |
0 |
0 |
| T398 |
114486 |
0 |
0 |
0 |
| T399 |
238168 |
0 |
0 |
0 |
| T400 |
204596 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
42805500 |
37448650 |
0 |
0 |
| T4 |
75900 |
71600 |
0 |
0 |
| T5 |
51975 |
46150 |
0 |
0 |
| T6 |
19800 |
15525 |
0 |
0 |
| T17 |
24450 |
20100 |
0 |
0 |
| T18 |
13375 |
9025 |
0 |
0 |
| T44 |
126175 |
121850 |
0 |
0 |
| T45 |
11075 |
6725 |
0 |
0 |
| T56 |
72300 |
67950 |
0 |
0 |
| T59 |
7250 |
2975 |
0 |
0 |
| T82 |
11475 |
7125 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
4895 |
0 |
0 |
| T1 |
147646 |
2 |
0 |
0 |
| T2 |
0 |
2 |
0 |
0 |
| T7 |
0 |
4 |
0 |
0 |
| T10 |
251765 |
5 |
0 |
0 |
| T11 |
0 |
1 |
0 |
0 |
| T12 |
0 |
4 |
0 |
0 |
| T14 |
37596 |
5 |
0 |
0 |
| T15 |
0 |
1 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T19 |
957499 |
0 |
0 |
0 |
| T20 |
246525 |
0 |
0 |
0 |
| T57 |
59189 |
0 |
0 |
0 |
| T81 |
141688 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
2 |
0 |
0 |
| T102 |
36886 |
0 |
0 |
0 |
| T103 |
142065 |
0 |
0 |
0 |
| T104 |
166127 |
0 |
0 |
0 |
| T105 |
39278 |
0 |
0 |
0 |
| T106 |
99522 |
0 |
0 |
0 |
| T107 |
18529 |
0 |
0 |
0 |
| T132 |
54134 |
0 |
0 |
0 |
| T150 |
0 |
15 |
0 |
0 |
| T151 |
0 |
8 |
0 |
0 |
| T175 |
48580 |
0 |
0 |
0 |
| T370 |
0 |
26 |
0 |
0 |
| T371 |
0 |
23 |
0 |
0 |
| T372 |
0 |
4 |
0 |
0 |
| T373 |
0 |
4 |
0 |
0 |
| T374 |
0 |
28 |
0 |
0 |
| T390 |
0 |
3 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
0 |
16 |
0 |
0 |
| T395 |
99127 |
0 |
0 |
0 |
| T396 |
51689 |
0 |
0 |
0 |
| T397 |
157857 |
0 |
0 |
0 |
| T398 |
114486 |
0 |
0 |
0 |
| T399 |
238168 |
0 |
0 |
0 |
| T400 |
204596 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T4 |
8070275 |
8063225 |
0 |
0 |
| T5 |
5137000 |
5121875 |
0 |
0 |
| T6 |
829900 |
813050 |
0 |
0 |
| T17 |
1519500 |
1508900 |
0 |
0 |
| T18 |
944050 |
930150 |
0 |
0 |
| T44 |
14420675 |
14401725 |
0 |
0 |
| T45 |
866925 |
840850 |
0 |
0 |
| T56 |
8154425 |
8134050 |
0 |
0 |
| T59 |
254375 |
241200 |
0 |
0 |
| T82 |
662800 |
650700 |
0 |
0 |