| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 91.90 | 80.00 | 100.00 | 95.71 |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut![]() |
92.83 | 80.00 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 92.83 | 80.00 | 100.00 | 98.48 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 95.23 | 95.45 | 93.92 | 95.53 | 94.77 | 96.47 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
tb![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
top_earlgrey![]() |
95.18 | 95.38 | 93.45 | 95.51 | 94.56 | 97.02 | |
u_ast![]() |
94.79 | 94.79 | |||||
u_padring![]() |
97.80 | 99.21 | 99.81 | 96.57 | 99.60 | 93.81 | |
| u_prim_usb_diff_rx | 96.30 | 100.00 | 88.89 | 100.00 |
| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 25 | 20 | 80.00 | |
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 215 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 789 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 800 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 825 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 832 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 839 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 842 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 848 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 850 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 854 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 857 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1022 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1023 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1024 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1025 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1032 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1049 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1050 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1051 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1052 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1056 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1057 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1058 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1059 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 214 | 1 | 1 | |
| 215 | 1 | 1 | |
| 789 | 0 | 1 | |
| 800 | 0 | 1 | |
| 825 | 0 | 1 | |
| 832 | 0 | 1 | |
| 839 | 1 | 1 | |
| 842 | 1 | 1 | |
| 848 | 1 | 1 | |
| 850 | 1 | 1 | |
| 854 | 0 | 1 | |
| 857 | 1 | 1 | |
| 1022 | 1 | 1 | |
| 1023 | 1 | 1 | |
| 1024 | 1 | 1 | |
| 1025 | 1 | 1 | |
| 1032 | 1 | 1 | |
| 1049 | 1 | 1 | |
| 1050 | 1 | 1 | |
| 1051 | 1 | 1 | |
| 1052 | 1 | 1 | |
| 1056 | 1 | 1 | |
| 1057 | 1 | 1 | |
| 1058 | 1 | 1 | |
| 1059 | 1 | 1 |
| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T6,T129,T1 |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 70 | 64 | 91.43 |
| Total Bits | 140 | 134 | 95.71 |
| Total Bits 0->1 | 70 | 70 | 100.00 |
| Total Bits 1->0 | 70 | 64 | 91.43 |
| Ports | 70 | 64 | 91.43 |
| Port Bits | 140 | 134 | 95.71 |
| Port Bits 0->1 | 70 | 70 | 100.00 |
| Port Bits 1->0 | 70 | 64 | 91.43 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| POR_N | Yes | Yes | T5,T19,T20 | Yes | T4,T5,T6 | INOUT |
| USB_P | Yes | Yes | T31,T21,T35 | Yes | T31,T21,T35 | INOUT |
| USB_N | Yes | Yes | T31,T35,T36 | Yes | T31,T35,T36 | INOUT |
| CC1 | No | No | Yes | T21,T22,T23 | INOUT | |
| CC2 | No | No | Yes | T21,T22,T23 | INOUT | |
| FLASH_TEST_VOLT | No | No | Yes | T21,T22,T23 | INOUT | |
| FLASH_TEST_MODE0 | No | No | Yes | T21,T22,T23 | INOUT | |
| FLASH_TEST_MODE1 | No | No | Yes | T21,T22,T23 | INOUT | |
| OTP_EXT_VOLT | No | No | Yes | T21,T22,T23 | INOUT | |
| SPI_HOST_D0 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_D1 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T21 | INOUT |
| SPI_HOST_D2 | Yes | Yes | T24,T185,T187 | Yes | T24,T21,T185 | INOUT |
| SPI_HOST_D3 | Yes | Yes | T24,T185,T187 | Yes | T24,T185,T187 | INOUT |
| SPI_HOST_CLK | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT |
| SPI_HOST_CS_L | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T21 | INOUT |
| SPI_DEV_D0 | Yes | Yes | T24,T147,T148 | Yes | T24,T147,T148 | INOUT |
| SPI_DEV_D1 | Yes | Yes | T24,T147,T148 | Yes | T24,T147,T148 | INOUT |
| SPI_DEV_D2 | Yes | Yes | T24,T185,T11 | Yes | T24,T21,T185 | INOUT |
| SPI_DEV_D3 | Yes | Yes | T24,T185,T187 | Yes | T24,T21,T185 | INOUT |
| SPI_DEV_CLK | Yes | Yes | T24,T147,T148 | Yes | T24,T147,T21 | INOUT |
| SPI_DEV_CS_L | Yes | Yes | T24,T3,T147 | Yes | T24,T147,T21 | INOUT |
| IOR8 | Yes | Yes | T201,T202,T32 | Yes | T3,T201,T21 | INOUT |
| IOR9 | Yes | Yes | T201,T32,T203 | Yes | T3,T201,T21 | INOUT |
| IOA0 | Yes | Yes | T27,T28,T29 | Yes | T27,T28,T29 | INOUT |
| IOA1 | Yes | Yes | T27,T28,T29 | Yes | T27,T28,T29 | INOUT |
| IOA2 | Yes | Yes | T208,T29,T38 | Yes | T208,T29,T21 | INOUT |
| IOA3 | Yes | Yes | T29,T38,T14 | Yes | T29,T21,T38 | INOUT |
| IOA4 | Yes | Yes | T104,T207,T29 | Yes | T104,T207,T29 | INOUT |
| IOA5 | Yes | Yes | T104,T207,T29 | Yes | T104,T207,T29 | INOUT |
| IOA6 | Yes | Yes | T29,T38,T14 | Yes | T29,T38,T14 | INOUT |
| IOA7 | Yes | Yes | T209,T29,T38 | Yes | T209,T29,T38 | INOUT |
| IOA8 | Yes | Yes | T209,T29,T38 | Yes | T209,T29,T21 | INOUT |
| IOB0 | Yes | Yes | T46,T47,T41 | Yes | T46,T21,T47 | INOUT |
| IOB1 | Yes | Yes | T46,T47,T41 | Yes | T46,T3,T47 | INOUT |
| IOB2 | Yes | Yes | T41,T42,T43 | Yes | T23,T41,T42 | INOUT |
| IOB3 | Yes | Yes | T46,T201,T202 | Yes | T46,T201,T202 | INOUT |
| IOB4 | Yes | Yes | T46,T211,T212 | Yes | T46,T211,T212 | INOUT |
| IOB5 | Yes | Yes | T211,T212,T328 | Yes | T211,T212,T328 | INOUT |
| IOB6 | Yes | Yes | T29,T201,T202 | Yes | T29,T201,T21 | INOUT |
| IOB7 | Yes | Yes | T1,T2,T29 | Yes | T1,T2,T29 | INOUT |
| IOB8 | Yes | Yes | T29,T201,T202 | Yes | T29,T201,T202 | INOUT |
| IOB9 | Yes | Yes | T213,T29,T214 | Yes | T213,T29,T214 | INOUT |
| IOB10 | Yes | Yes | T208,T213,T29 | Yes | T208,T213,T29 | INOUT |
| IOB11 | Yes | Yes | T215,T208,T213 | Yes | T215,T208,T213 | INOUT |
| IOB12 | Yes | Yes | T215,T208,T213 | Yes | T215,T208,T213 | INOUT |
| IOC0 | Yes | Yes | T4,T5,T56 | Yes | T147,T98,T21 | INOUT |
| IOC1 | Yes | Yes | T147,T148,T216 | Yes | T147,T21,T148 | INOUT |
| IOC2 | Yes | Yes | T147,T148,T216 | Yes | T147,T148,T362 | INOUT |
| IOC3 | Yes | Yes | T217,T218,T331 | Yes | T217,T218,T331 | INOUT |
| IOC4 | Yes | Yes | T5,T54,T55 | Yes | T5,T54,T55 | INOUT |
| IOC5 | Yes | Yes | T220,T71,T70 | Yes | T69,T220,T21 | INOUT |
| IOC6 | Yes | Yes | T104,T58,T63 | Yes | T104,T58,T63 | INOUT |
| IOC7 | Yes | Yes | T201,T202,T32 | Yes | T31,T201,T21 | INOUT |
| IOC8 | Yes | Yes | T69,T220,T71 | Yes | T69,T220,T71 | INOUT |
| IOC9 | Yes | Yes | T29,T202,T38 | Yes | T29,T202,T38 | INOUT |
| IOC10 | Yes | Yes | T208,T29,T97 | Yes | T208,T29,T97 | INOUT |
| IOC11 | Yes | Yes | T208,T29,T97 | Yes | T208,T29,T97 | INOUT |
| IOC12 | Yes | Yes | T208,T29,T97 | Yes | T208,T29,T97 | INOUT |
| IOR0 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT |
| IOR1 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT |
| IOR2 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT |
| IOR3 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT |
| IOR4 | Yes | Yes | T19,T57,T58 | Yes | T59,T19,T57 | INOUT |
| IOR5 | Yes | Yes | T29,T38,T34 | Yes | T29,T38,T34 | INOUT |
| IOR6 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T34 | INOUT |
| IOR7 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT |
| IOR10 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT |
| IOR11 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT |
| IOR12 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT |
| IOR13 | Yes | Yes | T1,T2,T29 | Yes | T1,T2,T29 | INOUT |

| Line No. | Total | Covered | Percent | |
|---|---|---|---|---|
| TOTAL | 25 | 20 | 80.00 | |
| CONT_ASSIGN | 214 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 215 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 789 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 800 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 825 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 832 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 839 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 842 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 848 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 850 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 854 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 857 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1022 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1023 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1024 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1025 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1032 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1049 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1050 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1051 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1052 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1056 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1057 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1058 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 1059 | 1 | 1 | 100.00 |
| Line No. | Covered | Statements | |
|---|---|---|---|
| 214 | 1 | 1 | |
| 215 | 1 | 1 | |
| 789 | 0 | 1 | |
| 800 | 0 | 1 | |
| 825 | 0 | 1 | |
| 832 | 0 | 1 | |
| 839 | 1 | 1 | |
| 842 | 1 | 1 | |
| 848 | 1 | 1 | |
| 850 | 1 | 1 | |
| 854 | 0 | 1 | |
| 857 | 1 | 1 | |
| 1022 | 1 | 1 | |
| 1023 | 1 | 1 | |
| 1024 | 1 | 1 | |
| 1025 | 1 | 1 | |
| 1032 | 1 | 1 | |
| 1049 | 1 | 1 | |
| 1050 | 1 | 1 | |
| 1051 | 1 | 1 | |
| 1052 | 1 | 1 | |
| 1056 | 1 | 1 | |
| 1057 | 1 | 1 | |
| 1058 | 1 | 1 | |
| 1059 | 1 | 1 |

| Total | Covered | Percent | |
|---|---|---|---|
| Conditions | 2 | 2 | 100.00 |
| Logical | 2 | 2 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 |
LINE 79
EXPRESSION (tb.dut.top_earlgrey.u_pwrmgr_aon.pwr_rst_o.reset_cause == LowPwrEntry)
-----------------------------------1-----------------------------------
| -1- | Status | Tests |
|---|---|---|
| 0 | Covered | T4,T5,T6 |
| 1 | Covered | T6,T129,T1 |

| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 66 | 64 | 96.97 |
| Total Bits | 132 | 130 | 98.48 |
| Total Bits 0->1 | 66 | 66 | 100.00 |
| Total Bits 1->0 | 66 | 64 | 96.97 |
| Ports | 66 | 64 | 96.97 |
| Port Bits | 132 | 130 | 98.48 |
| Port Bits 0->1 | 66 | 66 | 100.00 |
| Port Bits 1->0 | 66 | 64 | 96.97 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
| POR_N | Yes | Yes | T5,T19,T20 | Yes | T4,T5,T6 | INOUT | |
| USB_P | Yes | Yes | T31,T21,T35 | Yes | T31,T21,T35 | INOUT | |
| USB_N | Yes | Yes | T31,T35,T36 | Yes | T31,T35,T36 | INOUT | |
| CC1 | No | No | Yes | T21,T22,T23 | INOUT | ||
| CC2 | No | No | Yes | T21,T22,T23 | INOUT | ||
| FLASH_TEST_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE0[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| FLASH_TEST_MODE1[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and flash. Must be covered in vendor closed source DV. | ||
| OTP_EXT_VOLT[0:0] | Excluded | Excluded | Excluded | INOUT | [LOW_RISK] Covered via connectivity. Cannot be covered in open source DV due to behavioral models of AST and OTP. Must be covered in vendor closed source DV. | ||
| SPI_HOST_D0 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_D1 | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T21 | INOUT | |
| SPI_HOST_D2 | Yes | Yes | T24,T185,T187 | Yes | T24,T21,T185 | INOUT | |
| SPI_HOST_D3 | Yes | Yes | T24,T185,T187 | Yes | T24,T185,T187 | INOUT | |
| SPI_HOST_CLK | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T26 | INOUT | |
| SPI_HOST_CS_L | Yes | Yes | T24,T25,T26 | Yes | T24,T25,T21 | INOUT | |
| SPI_DEV_D0 | Yes | Yes | T24,T147,T148 | Yes | T24,T147,T148 | INOUT | |
| SPI_DEV_D1 | Yes | Yes | T24,T147,T148 | Yes | T24,T147,T148 | INOUT | |
| SPI_DEV_D2 | Yes | Yes | T24,T185,T11 | Yes | T24,T21,T185 | INOUT | |
| SPI_DEV_D3 | Yes | Yes | T24,T185,T187 | Yes | T24,T21,T185 | INOUT | |
| SPI_DEV_CLK | Yes | Yes | T24,T147,T148 | Yes | T24,T147,T21 | INOUT | |
| SPI_DEV_CS_L | Yes | Yes | T24,T3,T147 | Yes | T24,T147,T21 | INOUT | |
| IOR8 | Yes | Yes | T201,T202,T32 | Yes | T3,T201,T21 | INOUT | |
| IOR9 | Yes | Yes | T201,T32,T203 | Yes | T3,T201,T21 | INOUT | |
| IOA0 | Yes | Yes | T27,T28,T29 | Yes | T27,T28,T29 | INOUT | |
| IOA1 | Yes | Yes | T27,T28,T29 | Yes | T27,T28,T29 | INOUT | |
| IOA2 | Yes | Yes | T208,T29,T38 | Yes | T208,T29,T21 | INOUT | |
| IOA3 | Yes | Yes | T29,T38,T14 | Yes | T29,T21,T38 | INOUT | |
| IOA4 | Yes | Yes | T104,T207,T29 | Yes | T104,T207,T29 | INOUT | |
| IOA5 | Yes | Yes | T104,T207,T29 | Yes | T104,T207,T29 | INOUT | |
| IOA6 | Yes | Yes | T29,T38,T14 | Yes | T29,T38,T14 | INOUT | |
| IOA7 | Yes | Yes | T209,T29,T38 | Yes | T209,T29,T38 | INOUT | |
| IOA8 | Yes | Yes | T209,T29,T38 | Yes | T209,T29,T21 | INOUT | |
| IOB0 | Yes | Yes | T46,T47,T41 | Yes | T46,T21,T47 | INOUT | |
| IOB1 | Yes | Yes | T46,T47,T41 | Yes | T46,T3,T47 | INOUT | |
| IOB2 | Yes | Yes | T41,T42,T43 | Yes | T23,T41,T42 | INOUT | |
| IOB3 | Yes | Yes | T46,T201,T202 | Yes | T46,T201,T202 | INOUT | |
| IOB4 | Yes | Yes | T46,T211,T212 | Yes | T46,T211,T212 | INOUT | |
| IOB5 | Yes | Yes | T211,T212,T328 | Yes | T211,T212,T328 | INOUT | |
| IOB6 | Yes | Yes | T29,T201,T202 | Yes | T29,T201,T21 | INOUT | |
| IOB7 | Yes | Yes | T1,T2,T29 | Yes | T1,T2,T29 | INOUT | |
| IOB8 | Yes | Yes | T29,T201,T202 | Yes | T29,T201,T202 | INOUT | |
| IOB9 | Yes | Yes | T213,T29,T214 | Yes | T213,T29,T214 | INOUT | |
| IOB10 | Yes | Yes | T208,T213,T29 | Yes | T208,T213,T29 | INOUT | |
| IOB11 | Yes | Yes | T215,T208,T213 | Yes | T215,T208,T213 | INOUT | |
| IOB12 | Yes | Yes | T215,T208,T213 | Yes | T215,T208,T213 | INOUT | |
| IOC0 | Yes | Yes | T4,T5,T56 | Yes | T147,T98,T21 | INOUT | |
| IOC1 | Yes | Yes | T147,T148,T216 | Yes | T147,T21,T148 | INOUT | |
| IOC2 | Yes | Yes | T147,T148,T216 | Yes | T147,T148,T362 | INOUT | |
| IOC3 | Yes | Yes | T217,T218,T331 | Yes | T217,T218,T331 | INOUT | |
| IOC4 | Yes | Yes | T5,T54,T55 | Yes | T5,T54,T55 | INOUT | |
| IOC5 | Yes | Yes | T220,T71,T70 | Yes | T69,T220,T21 | INOUT | |
| IOC6 | Yes | Yes | T104,T58,T63 | Yes | T104,T58,T63 | INOUT | |
| IOC7 | Yes | Yes | T201,T202,T32 | Yes | T31,T201,T21 | INOUT | |
| IOC8 | Yes | Yes | T69,T220,T71 | Yes | T69,T220,T71 | INOUT | |
| IOC9 | Yes | Yes | T29,T202,T38 | Yes | T29,T202,T38 | INOUT | |
| IOC10 | Yes | Yes | T208,T29,T97 | Yes | T208,T29,T97 | INOUT | |
| IOC11 | Yes | Yes | T208,T29,T97 | Yes | T208,T29,T97 | INOUT | |
| IOC12 | Yes | Yes | T208,T29,T97 | Yes | T208,T29,T97 | INOUT | |
| IOR0 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT | |
| IOR1 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT | |
| IOR2 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT | |
| IOR3 | Yes | Yes | T59,T19,T57 | Yes | T59,T19,T57 | INOUT | |
| IOR4 | Yes | Yes | T19,T57,T58 | Yes | T59,T19,T57 | INOUT | |
| IOR5 | Yes | Yes | T29,T38,T34 | Yes | T29,T38,T34 | INOUT | |
| IOR6 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T34 | INOUT | |
| IOR7 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT | |
| IOR10 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT | |
| IOR11 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT | |
| IOR12 | Yes | Yes | T29,T38,T210 | Yes | T29,T38,T210 | INOUT | |
| IOR13 | Yes | Yes | T1,T2,T29 | Yes | T1,T2,T29 | INOUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |