Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T10 |
| 1 | 0 | Covered | T1,T2,T10 |
| 1 | 1 | Covered | T1,T2,T10 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T6 |
| 0 | 1 | Covered | T1,T2,T10 |
| 1 | 0 | Covered | T1,T2,T10 |
| 1 | 1 | Covered | T1,T2,T10 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T6 |
| 0 |
Covered |
T4,T5,T6 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9830 |
0 |
0 |
| T1 |
4004 |
2 |
0 |
0 |
| T2 |
41798 |
7 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
0 |
8 |
0 |
0 |
| T14 |
0 |
3 |
0 |
0 |
| T15 |
35243 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T23 |
1195 |
0 |
0 |
0 |
| T56 |
2586 |
0 |
0 |
0 |
| T74 |
559 |
0 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
434 |
0 |
0 |
0 |
| T108 |
736 |
0 |
0 |
0 |
| T109 |
1076 |
0 |
0 |
0 |
| T110 |
981 |
0 |
0 |
0 |
| T111 |
1593 |
0 |
0 |
0 |
| T112 |
668 |
0 |
0 |
0 |
| T147 |
0 |
5 |
0 |
0 |
| T148 |
0 |
25 |
0 |
0 |
| T149 |
0 |
61 |
0 |
0 |
| T220 |
164397 |
0 |
0 |
0 |
| T352 |
69383 |
0 |
0 |
0 |
| T370 |
0 |
1 |
0 |
0 |
| T371 |
0 |
37 |
0 |
0 |
| T372 |
0 |
5 |
0 |
0 |
| T373 |
0 |
10 |
0 |
0 |
| T396 |
72759 |
0 |
0 |
0 |
| T397 |
0 |
7 |
0 |
0 |
| T402 |
0 |
2 |
0 |
0 |
| T403 |
0 |
3 |
0 |
0 |
| T404 |
171968 |
0 |
0 |
0 |
| T405 |
38969 |
0 |
0 |
0 |
| T406 |
65033 |
0 |
0 |
0 |
| T407 |
79695 |
0 |
0 |
0 |
| T408 |
304939 |
0 |
0 |
0 |
| T409 |
164868 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9840 |
0 |
0 |
| T1 |
154056 |
2 |
0 |
0 |
| T2 |
41798 |
8 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
0 |
4 |
0 |
0 |
| T12 |
0 |
5 |
0 |
0 |
| T13 |
0 |
9 |
0 |
0 |
| T14 |
0 |
4 |
0 |
0 |
| T15 |
1080 |
2 |
0 |
0 |
| T16 |
0 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T23 |
55600 |
0 |
0 |
0 |
| T56 |
276746 |
0 |
0 |
0 |
| T74 |
37785 |
0 |
0 |
0 |
| T106 |
0 |
2 |
0 |
0 |
| T107 |
24823 |
0 |
0 |
0 |
| T108 |
63034 |
0 |
0 |
0 |
| T109 |
77878 |
0 |
0 |
0 |
| T110 |
66451 |
0 |
0 |
0 |
| T111 |
73879 |
0 |
0 |
0 |
| T112 |
43824 |
0 |
0 |
0 |
| T147 |
0 |
5 |
0 |
0 |
| T148 |
0 |
25 |
0 |
0 |
| T149 |
0 |
61 |
0 |
0 |
| T220 |
164397 |
0 |
0 |
0 |
| T352 |
69383 |
0 |
0 |
0 |
| T370 |
0 |
1 |
0 |
0 |
| T371 |
0 |
37 |
0 |
0 |
| T372 |
0 |
5 |
0 |
0 |
| T373 |
0 |
10 |
0 |
0 |
| T396 |
72759 |
0 |
0 |
0 |
| T397 |
0 |
7 |
0 |
0 |
| T402 |
0 |
2 |
0 |
0 |
| T403 |
0 |
3 |
0 |
0 |
| T404 |
171968 |
0 |
0 |
0 |
| T405 |
38969 |
0 |
0 |
0 |
| T406 |
65033 |
0 |
0 |
0 |
| T407 |
79695 |
0 |
0 |
0 |
| T408 |
304939 |
0 |
0 |
0 |
| T409 |
164868 |
0 |
0 |
0 |